# STM8AL313x/4x/6x STM8AL3L4x/6x Automotive 8-bit ultra-low-power MCU, up to 32 Kbyte Flash, RTC, data EEPROM, LCD, timers, USART, I2C, SPI, ADC, DAC, COMPs **Datasheetproduction data** ### **Features** - Operating power supply range 1.8 V to 3.6 V (down to 1.65 V at power down) - Temperature range: 40 °C to 85 or 125 °C #### Low power features - Five low-power modes: Wait, low-power run (5.1 μA), low-power wait (3 μA), active-halt with full RTC (1.3 μA), halt with PDR (400 nA) - Run from Flash: $195 \mu A/MHz + 440 \mu A$ - Run from RAM: $90 \mu A/MHz + 400 \mu A$ - Ultra-low leakage per I/0: 50 nA - Fast wakeup from Halt: 4.7 μs #### Advanced STM8 core - Harvard architecture and 3-stage pipeline - Max freq. 16 MHz, 16 CISC MIPS peak - Up to 40 external interrupt sources #### Reset and supply management - Low power, ultra safe BOR reset with 5 selectable thresholds - Ultra-low power POR/PDR - Programmable voltage detector (PVD) #### Clock management - 1 to 16 MHz crystal oscillator - 32 kHz crystal oscillator - Internal 16 MHz factory-trimmed RC - Internal 38 kHz low consumption RC - Clock security system #### Low power RTC - BCD calendar with alarm interrupt - Auto-wakeup from Halt (0.95 ppm resolution) w/ periodic interrupt - LCD:up to 4x28 segments w/ step-up converter #### Memories - Program memory: up to 32 Kbyte Flash program; data retention 20 years at 55 °C - Data memory: up to 1 Kbyte true data EEPROM; endurance 300 kcycle - RAM: up to 2 Kbyte #### DMA - Four channels; supported peripherals: ADC, DAC, SPI, I2C, USART, timers - One channel for memory-to-memory - 12-bit DAC with output buffer - 12-bit ADC up to 1 Mbps/25 channels - Temp sensor and internal reference voltage - Two ultra-low-power comparators - One with fixed threshold and one rail to rail - Wakeup capability #### Timers - Two 16-bit timers with two channels (used as IC, OC, PWM), quadrature encoder - One 16-bit advanced control timer with three channels, supporting motor control - One 8-bit timer with 7-bit prescaler - Two watchdogs: one window, one independent - Beeper timer with 1-, 2- or 4 kHz frequencies #### · Communication interfaces - Synchronous serial interface (SPI) - Fast I2C 400 kHz SMBus and PMBus - USART (ISO 7816 interface, IrDA, LIN 1.3, LIN 2.0) - Up to 41 I/Os, all mappable on interrupt vectors - Development support - Fast on-chip programming and non intrusive debugging with SWIM - Bootloader using USART - 96-bit unique ID Table 1. Device summary | Reference | Part number | |-----------------------------------|------------------------------------------------------------------------| | STM8AL313x/4x/6x<br>(without LCD) | STM8AL3136, STM8AL3138, STM8AL3146, STM8AL3148, STM8AL3166, STM8AL3168 | | STM8AL3L4x/6x<br>(with LCD) | STM8AL3L46, STM8AL3L48, STM8AL3L66, STM8AL3L68 | # **Contents** | 1 | Intro | duction | |---|-------|-------------------------------------------------------| | 2 | Desc | cription | | | 2.1 | Device overview | | 3 | Fund | ctional overview | | | 3.1 | Low-power modes | | | 3.2 | Central processing unit STM8 | | | | 3.2.1 Advanced STM8 core | | | | 3.2.2 Interrupt controller | | | 3.3 | Reset and supply management | | | | 3.3.1 Power supply scheme | | | | 3.3.2 Power supply supervisor | | | | 3.3.3 Voltage regulator | | | 3.4 | Clock management | | | 3.5 | Low power real-time clock | | | 3.6 | LCD (Liquid crystal display) | | | 3.7 | Memories | | | 3.8 | DMA | | | 3.9 | Analog-to-digital converter | | | 3.10 | Digital-to-analog converter (DAC) | | | 3.11 | Ultra-low-power comparators | | | 3.12 | System configuration controller and routing interface | | | 3.13 | Timers | | | | 3.13.1 TIM1 - 16-bit advanced control timer | | | | 3.13.2 16-bit general purpose timers | | | | 3.13.3 8-bit basic timer | | | 3.14 | Watchdog timers | | | | 3.14.1 Window watchdog timer | | | | 3.14.2 Independent watchdog timer | | | 3.15 | Beeper | | | 3.16 | Communication interfaces | | | | | | | | 3.16.1 | SPI | 22 | |---|------------------|-------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------| | | | 3.16.2 | l <sup>2</sup> C | | | | | 3.16.3 | USART | | | | 3.17 | Infrare | d (IR) interface | . 23 | | | 3.18 | Develo | pment support | . 23 | | 4 | Pin d | lescript | ion | . 25 | | | 4.1 | System | n configuration options | . 35 | | 5 | Mem | ory and | I register map | . 36 | | | 5.1 | Memor | y mapping | . 36 | | | 5.2 | Registe | er map | . 37 | | 6 | Inter | rupt ved | ctor mapping | . 53 | | 7 | Optio | on bytes | S | . 55 | | 8 | Uniq | ue ID . | | . 58 | | | | | | | | 9 | Elect | trical pa | ırameters | . 59 | | 9 | <b>Elect</b> 9.1 | • | eter conditions | | | 9 | | • | | . 59 | | 9 | | Param | eter conditions | . 59<br>59 | | 9 | | Param<br>9.1.1 | eter conditions | . 59<br>59 | | 9 | | Parame<br>9.1.1<br>9.1.2 | eter conditions | . 59<br>59<br>59 | | 9 | | Parame<br>9.1.1<br>9.1.2<br>9.1.3 | eter conditions Minimum and maximum values Typical values Typical curves | . 59<br>59<br>59<br>59 | | 9 | | 9.1.1<br>9.1.2<br>9.1.3<br>9.1.4<br>9.1.5 | eter conditions Minimum and maximum values Typical values Typical curves Loading capacitor | . 59<br>59<br>59<br>59<br>60 | | 9 | 9.1 | 9.1.1<br>9.1.2<br>9.1.3<br>9.1.4<br>9.1.5<br>Absolu | eter conditions Minimum and maximum values Typical values Typical curves Loading capacitor Pin input voltage | . 59<br>. 59<br>. 59<br>. 59<br>. 59<br>. 60 | | 9 | 9.1 | 9.1.1<br>9.1.2<br>9.1.3<br>9.1.4<br>9.1.5<br>Absolu | eter conditions Minimum and maximum values Typical values Typical curves Loading capacitor Pin input voltage te maximum ratings | . 59<br>. 59<br>. 59<br>. 59<br>. 60<br>. 60 | | 9 | 9.1 | 9.1.1<br>9.1.2<br>9.1.3<br>9.1.4<br>9.1.5<br>Absolu | eter conditions Minimum and maximum values Typical values Typical curves Loading capacitor Pin input voltage te maximum ratings ing conditions | . 59<br>. 59<br>. 59<br>. 59<br>. 60<br>. 60<br>. 62 | | 9 | 9.1 | 9.1.1<br>9.1.2<br>9.1.3<br>9.1.4<br>9.1.5<br>Absolu<br>Operat<br>9.3.1 | eter conditions Minimum and maximum values Typical values Typical curves Loading capacitor Pin input voltage te maximum ratings ing conditions General operating conditions | . 59<br>. 59<br>. 59<br>. 59<br>. 60<br>. 60<br>. 62<br>. 62 | | 9 | 9.1 | 9.1.1<br>9.1.2<br>9.1.3<br>9.1.4<br>9.1.5<br>Absolu<br>Operat<br>9.3.1<br>9.3.2 | eter conditions Minimum and maximum values Typical values Typical curves Loading capacitor Pin input voltage te maximum ratings ing conditions General operating conditions Embedded reset and power control block characteristics | . 59<br>. 59<br>. 59<br>. 59<br>. 60<br>. 60<br>. 62<br>. 62<br>. 62 | | 9 | 9.1 | Parame<br>9.1.1<br>9.1.2<br>9.1.3<br>9.1.4<br>9.1.5<br>Absolu<br>Operat<br>9.3.1<br>9.3.2<br>9.3.3 | eter conditions Minimum and maximum values Typical values Typical curves Loading capacitor Pin input voltage te maximum ratings ing conditions General operating conditions Embedded reset and power control block characteristics Supply current characteristics | . 59 . 59 . 59 . 59 . 60 . 62 . 62 . 62 . 62 . 74 | | 9 | 9.1 | Parame<br>9.1.1<br>9.1.2<br>9.1.3<br>9.1.4<br>9.1.5<br>Absolu<br>Operat<br>9.3.1<br>9.3.2<br>9.3.3<br>9.3.4 | eter conditions Minimum and maximum values Typical values Typical curves Loading capacitor Pin input voltage te maximum ratings ing conditions General operating conditions Embedded reset and power control block characteristics Supply current characteristics Clock and timing characteristics | . 59 . 59 . 59 . 59 . 60 . 62 . 62 . 62 . 74 . 79 | | 9 | 9.1 | Parame<br>9.1.1<br>9.1.2<br>9.1.3<br>9.1.4<br>9.1.5<br>Absolu<br>Operat<br>9.3.1<br>9.3.2<br>9.3.3<br>9.3.4<br>9.3.5 | Minimum and maximum values Typical values Typical curves Loading capacitor Pin input voltage te maximum ratings ing conditions General operating conditions Embedded reset and power control block characteristics Supply current characteristics Clock and timing characteristics Memory characteristics | . 59 . 59 . 59 . 59 . 60 . 62 . 62 . 62 . 62 . 65 . 74 . 79 . 80 | | 9 | 9.1 | Parame<br>9.1.1<br>9.1.2<br>9.1.3<br>9.1.4<br>9.1.5<br>Absolu<br>Operat<br>9.3.1<br>9.3.2<br>9.3.3<br>9.3.4<br>9.3.5<br>9.3.6 | Minimum and maximum values Typical values Typical curves Loading capacitor Pin input voltage te maximum ratings ing conditions General operating conditions Embedded reset and power control block characteristics Supply current characteristics Clock and timing characteristics Memory characteristics I/O current injection characteristics | . 59 . 59 . 59 . 59 . 60 . 62 . 62 . 62 . 62 . 65 . 74 . 79 . 80 . 81 | | Devi | ce orde | ring information | 119 | |------|--------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 10.5 | Therma | al characteristics | | | 10.4 | VFQFF | PN32 package information | | | 10.3 | LQFP3 | 2 package information | | | 10.2 | LQFP4 | 8 package information | 108 | | 10.1 | ECOPA | ACK | 108 | | Pack | age info | ormation | 108 | | | 9.3.15 | EMC characteristics | 105 | | | 9.3.14 | 12-bit ADC1 characteristics | 98 | | | 9.3.13 | 12-bit DAC characteristics | 96 | | | 9.3.12 | Comparator characteristics | 95 | | | 9.3.11 | Temperature sensor | 94 | | | 9.3.10 | Embedded reference voltage | 93 | | | 10.1<br>10.2<br>10.3<br>10.4<br>10.5 | 9.3.11<br>9.3.12<br>9.3.13<br>9.3.14<br>9.3.15<br>Package info<br>10.1 ECOPA<br>10.2 LQFP4<br>10.3 LQFP3<br>10.4 VFQFF<br>10.5 Therma | 9.3.11 Temperature sensor 9.3.12 Comparator characteristics 9.3.13 12-bit DAC characteristics 9.3.14 12-bit ADC1 characteristics 9.3.15 EMC characteristics Package information 10.1 ECOPACK 10.2 LQFP48 package information 10.3 LQFP32 package information 10.4 VFQFPN32 package information | # List of tables | Table 1. | Device summary | 2 | |-----------|---------------------------------------------------------------------------------------|------| | Table 2. | Medium-density STM8AL313x/4x/6x and STM8AL3L4x/6x low-power device | | | | features and peripheral counts | . 12 | | Table 3. | Timer feature comparison | . 21 | | Table 4. | Legend/abbreviation | | | Table 5. | Medium-density STM8AL313x/4x/6x and STM8AL3L4x/6x pin description | . 28 | | Table 6. | Flash and RAM boundary addresses | | | Table 7. | Factory conversion registers | . 37 | | Table 8. | I/O port hardware register map | . 37 | | Table 9. | General hardware register map | | | Table 10. | CPU/SWIM/debug module/interrupt controller registers | | | Table 11. | Interrupt mapping | | | Table 12. | Option byte addresses | | | Table 13. | Option byte description | . 56 | | Table 14. | Unique ID registers (96 bits) | . 58 | | Table 15. | Voltage characteristics | | | Table 16. | Current characteristics | | | Table 17. | Thermal characteristics | | | Table 18. | Operating lifetime (OLF) | | | Table 19. | General operating conditions | | | Table 20. | Embedded reset and power control block characteristics | . 62 | | Table 21. | Total current consumption in Run mode | | | Table 22. | Total current consumption in Wait mode | | | Table 23. | Total current consumption and timing in low-power run mode | | | | at VDD = 1.65 V to 3.6 V | . 69 | | Table 24. | Total current consumption in low-power wait mode | | | | at VDD = 1.65 V to 3.6 V | . 70 | | Table 25. | Total current consumption and timing in active-halt mode | | | | at VDD = 1.65 V to 3.6 V | . 70 | | Table 26. | Typical current consumption in Active-halt mode, RTC clocked by LSE external crystal. | . 72 | | Table 27. | Total current consumption and timing in Halt mode at VDD = 1.65 to 3.6 V | | | Table 28. | Peripheral current consumption | . 73 | | Table 29. | Current consumption under external reset | | | Table 30. | HSE external clock characteristics | | | Table 31. | LSE external clock characteristics | . 74 | | Table 32. | HSE oscillator characteristics | . 75 | | Table 33. | LSE oscillator characteristics | . 76 | | Table 34. | HSI oscillator characteristics | . 77 | | Table 35. | LSI oscillator characteristics | . 78 | | Table 36. | RAM and hardware registers | | | Table 37. | Flash program memory/data EEPROM memory | | | Table 38. | Flash program memory | | | Table 39. | Data memory | | | Table 40. | I/O current injection susceptibility | | | Table 41. | I/O static characteristics | | | Table 42. | Output driving current (high sink ports) | | | Table 43. | Output driving current (true open drain ports) | | | Table 44 | Output driving current (PA0 with high sink LED driver capability) | | | Table 45. | NRST pin characteristics | 87 | |-----------|---------------------------------------------------------------------------|-----| | Table 46. | SPI1 characteristics | 89 | | Table 47. | I <sup>2</sup> C characteristics | 91 | | Table 48. | LCD characteristics | 93 | | Table 49. | Reference voltage characteristics | 94 | | Table 50. | TS characteristics | 94 | | Table 51. | Comparator 1 characteristics | 95 | | Table 52. | Comparator 2 characteristics | | | Table 53. | DAC characteristics | | | Table 54. | DAC accuracy | 98 | | Table 55. | DAC output on PB4-PB5-PB6 | 98 | | Table 56. | ADC1 characteristics | 99 | | Table 57. | ADC1 accuracy with VDDA = 2.5 V to 3.3 V | 101 | | Table 58. | ADC1 accuracy with VDDA = 2.4 V to 3.6 V | 101 | | Table 59. | ADC1 accuracy with VDDA = VREF+ = 1.8 V to 2.4 V | 102 | | Table 60. | R <sub>AIN</sub> max for f <sub>ADC</sub> = 16 MHz | 103 | | Table 61. | EMS data | 105 | | Table 62. | EMI data | 106 | | Table 63. | ESD absolute maximum ratings | 106 | | Table 64. | Electrical sensitivities | 107 | | Table 65. | LQFP48 - 48-pin, 7 x 7 mm low-profile quad flat package mechanical data | 109 | | Table 66. | LQFP32 - 32-pin, 7 x 7 mm low-profile quad flat package mechanical data | 112 | | Table 67. | VFQFPN32 - 32-pin, 5x5 mm, 0.5 mm pitch very thin profile fine pitch quad | | | | flat package mechanical data | 115 | | Table 68. | Thermal characteristics | 118 | | Table 69. | Document revision history | 120 | | | • | | # **List of figures** | Figure 1. | Medium-density STM8AL313x/4x/6x and STM8AL3L4x/6x device block diagram | 13 | |------------|----------------------------------------------------------------------------------------------|-------| | Figure 2. | Medium-density STM8AL313x/4x/6x and STM8AL3L4x/6x clock tree diagram | 18 | | Figure 3. | STM8AL31x8T 48-pin pinout (without LCD) | 25 | | Figure 4. | STM8AL3Lx8T 48-pin pinout (with LCD) | 25 | | Figure 5. | STM8AL31x6T 32-pin pinout (without LCD) | 26 | | Figure 6. | STM8AL3Lx6T 32-pin pinout (with LCD) | 26 | | Figure 7. | STM8AL31x6U 32-pin pinout (without LCD) | 27 | | Figure 8. | STM8AL3Lx6U 32-pin pinout (with LCD) | 27 | | Figure 9. | Memory map | 36 | | Figure 10. | Pin loading conditions | | | Figure 11. | Pin input voltage | | | Figure 12. | POR/BOR thresholds | 64 | | Figure 13. | Typ. IDD(RUN) vs. VDD, fCPU = 16 MHz <sup>(1)</sup> | 67 | | Figure 14. | Typ. IDD(Wait) vs. VDD, fCPU = 16 MHz (1) | 69 | | Figure 15. | HSE oscillator circuit diagram | | | Figure 16. | LSE oscillator circuit diagram | | | Figure 17. | Typical HSI frequency vs V <sub>DD</sub> | | | Figure 18. | Typical LSI frequency vs. VDD | | | Figure 19. | Typical VIL and VIH vs VDD (high sink I/Os) | | | Figure 20. | Typical VIL and VIH vs VDD (true open drain I/Os) | | | Figure 21. | Typical pull-up resistance R <sub>PU</sub> vs V <sub>DD</sub> with VIN=VSS | | | Figure 22. | Typical pull-up current I <sub>pu</sub> vs V <sub>DD</sub> with VIN=VSS | 84 | | Figure 23. | Typ. VOL @ VDD = 3.0 V (high sink ports) | | | Figure 24. | Typ. VOL @ VDD = 1.8 V (high sink ports) | | | Figure 25. | Typ. VOL @ VDD = 3.0 V (true open drain ports) | | | Figure 26. | Typ. VOL @ VDD = 1.8 V (true open drain ports) | | | Figure 27. | Typ. VDD - VOH @ VDD = 3.0 V (high sink ports) | | | Figure 28. | Typ. VDD - VOH @ VDD = 1.8 V (high sink ports) | | | Figure 29. | Typical NRST pull-up resistance R <sub>PU</sub> vs V <sub>DD</sub> | | | Figure 30. | Typical NRST pull-up current I <sub>pu</sub> vs V <sub>DD</sub> | | | Figure 31. | Recommended NRST pin configuration | | | Figure 32. | SPI1 timing diagram - slave mode and CPHA=0 | 90 | | Figure 33. | SPI1 timing diagram - slave mode and CPHA=1 <sup>(1)</sup> | 90 | | Figure 34. | SPI1 timing diagram - master mode <sup>(1)</sup> | 91 | | Figure 35. | Typical application with I2C bus and timing diagram <sup>(1)</sup> | 92 | | Figure 36. | ADC1 accuracy characteristics | . 102 | | Figure 37. | Typical connection diagram using the ADC | . 102 | | Figure 38. | Maximum dynamic current consumption on V <sub>REF+</sub> supply pin during ADC conversion . | . 103 | | Figure 39. | Power supply and reference decoupling (V <sub>REF+</sub> not connected to V <sub>DDA</sub> ) | | | Figure 40. | Power supply and reference decoupling (VREF+ connected to VDDA) | | | Figure 41. | LQFP48 - 48-pin, 7 x 7 mm low-profile quad flat package outline | | | Figure 42. | LQFP48 - 48-pin, 7 x 7 mm low-profile quad flat recommended footprint | | | Figure 43. | LQFP48 marking example (package top view) | | | Figure 44. | LQFP32 - 32-pin, 7 x 7 mm low-profile quad flat package outline | | | Figure 45. | LQFP32 - 32-pin, 7 x 7 mm low-profile quad flat recommended footprint | | | Figure 46. | LQFP32 marking example (package top view) | | | Figure 47. | VFQFPN32 - 32-pin, 5x5 mm, 0.5 mm pitch very thin profile fine pitch quad | _ | | 5 | flat nackage outline | 11/ | ## STM8AL313x/4x/6x STM8AL3L4x/6x # List of figures | Figure 48. | VFQFPN32 - 32-pin, 5x5 mm, 0.5 mm pitch very thin profile fine pitch quad | | | | | | | | |------------|---------------------------------------------------------------------------|-------|--|--|--|--|--|--| | _ | flat package recommended footprint | . 116 | | | | | | | | Figure 49. | VFQFPN32 marking example (package top view) | . 117 | | | | | | | | Figure 50. | Medium-density STM8AL313x/4x/6x and STM8AL3L4x/6x | | | | | | | | | | ordering information scheme | . 119 | | | | | | | ## 1 Introduction This document describes the features, pinout, mechanical data and ordering information of the medium-density STM8AL313x/4x/6x and STM8AL3L4x/6x devices (microcontrollers with up to 32-Kbyte Flash memory density). These devices are referred to as medium-density devices in STM8L051/L052 Value Line, STM8L151/L152, STM8L162, STM8AL31, STM8AL3L MCU lines reference manual (RM0031) and in STM8L and STM8AL Flash programming manual (PM0054). For more details on the whole STMicroelectronics ultra-low-power family please refer to Section 3: Functional overview on page 13. For information on the debug module and SWIM (single wire interface module), refer to the STM8 SWIM communication protocol and debug module user manual (UM0470). For information on the STM8 core, please refer to the STM8 CPU programming manual (PM0044). Note: The medium-density devices provide the following benefits: - Integrated system - Up to 32 Kbytes of medium-density embedded Flash program memory - 1 Kbytes of data EEPROM - Internal high speed and low-power low speed RC. - Embedded reset - Ultra-low power consumption - 195 $\mu$ A/MHZ + 440 $\mu$ A (consumption) - 0.9 μA with LSI in Active-halt mode - Clock gated system and optimized power management - Capability to execute from RAM for Low power wait mode and Low power run mode - Advanced features - Up to 16 MIPS at 16 MHz CPU clock frequency - Direct memory access (DMA) for memory-to-memory or peripheral-to-memory access. - Short development cycles - Application scalability across a common family product architecture with compatible pinout, memory map and modular peripherals. - Wide choice of development tools All devices offer 12-bit ADC, DAC, two comparators, Real-time clock three 16-bit timers, one 8-bit timer as well as standard communication interface such as SPI, I2C and USART. A 4x28-segment LCD is available on the medium-density STM8AL3Lxx line. *Table 2: Medium-density STM8AL313x/4x/6x and STM8AL3L4x/6x low-power device features and peripheral counts* and *Section 3: Functional overview* give an overview of the complete range of peripherals proposed in this family. Figure 1 shows the general block diagram of the device family. 5/ # 2 Description The medium-density STM8AL313x/4x/6x and STM8AL3L4x/6x devices are members of the STM8AL automotive ultra-low-power 8-bit family. The medium-density STM8AL3xxx family operates from 1.8 V to 3.6 V (down to 1.65 V at power down) and is available in the -40 to +85°C and -40 to +125°C temperature ranges. The medium-density STM8AL3xxx ultra-low-power family features the enhanced STM8 CPU core providing increased processing power (up to 16 MIPS at 16 MHz) while maintaining the advantages of a CISC architecture with improved code density, a 24-bit linear addressing space and an optimized architecture for low power operations. The family includes an integrated debug module with a hardware interface (SWIM) which allows non-intrusive In-Application debugging and ultrafast Flash programming. All medium-density STM8AL3xxx microcontrollers feature embedded data EEPROM and low power low-voltage single-supply program Flash memory. They incorporate an extensive range of enhanced I/Os and peripherals. The modular design of the peripheral set allows the same peripherals to be found in different ST microcontroller families including 32-bit families. This makes any transition to a different family very easy, and simplified even more by the use of a common set of development tools. Two different packages are proposed which include 32 and 48 pins. Depending on the device chosen, different sets of peripherals are included. All STM8AL3xxx ultra-low-power products are based on the same architecture with the same memory mapping and a coherent pinout. # 2.1 Device overview Table 2. Medium-density STM8AL313x/4x/6x and STM8AL3L4x/6x low-power device features and peripheral counts | Fea | itures | | STM8AL3xx | 6 | STM8AL3xx8 | | | | | |-----------------------------------|------------------|---------------------------------------------------------------------------------------------------------------------|--------------------------------------------|-----------------|-------------------------------------|---------------------|----|--|--| | Flash (Kbyte) | | 8 | 16 | 32 | 8 | 16 | 32 | | | | Data EEPROM ( | Kbyte) | | • | | 1 | | | | | | RAM-Kbyte | | | 2 | | | 2 | | | | | LCD | | | 4x17 <sup>(1)</sup> | | | 4x28 <sup>(1)</sup> | | | | | | Basic | | 1<br>(8-bit) | | | 1<br>(8-bit) | | | | | Timers | General purpose | | 2<br>(16-bit) | | | 2<br>(16-bit) | | | | | | Advanced control | | 1<br>(16-bit) | | 1<br>(16-bit) | | | | | | | SPI | | 1 | | 1 | | | | | | Communication interfaces | I2C | | 1 | | 1 | | | | | | | USART | | 1 | | 1 | | | | | | GPIOs | | 30 | <sup>(2)(3)</sup> or 29 <sup>(</sup> | 1)(3) | 41 <sup>(3)</sup> | | | | | | 12-bit synchroniz (number of chan | | ( | 1<br>22 <sup>(2)</sup> or 21 <sup>(1</sup> | <sup>1)</sup> ) | 1<br>(25) | | | | | | 12-Bit DAC (number of chan | nels) | | 1<br>(1) | | 1<br>(1) | | | | | | Comparators CC | MP1/COMP2 | | 2 | | 2 | | | | | | Others | | RTC, window watchdog, independent watchdog, 16-MHz and 38-kHz internal RC, 1- to 16-MHz and 32-kHz external oscilla | | | | | | | | | CPU frequency | | 16 MHz | | | | | | | | | Operating voltag | е | 1.8 V to 3.6 V (down to 1.65 V at power down) | | | | | | | | | Operating tempe | erature | | °C | | | | | | | | Packages | | | FP32 (7 x7 r<br>FPN32 (5 x 5 | - | LQFP48 (7x7)<br>VFQFPN32 (5 x 5 mm) | | | | | <sup>1.</sup> STM8AL3Lxx versions only <sup>2.</sup> STM8AL31xx versions only <sup>3.</sup> The number of GPIOs given in this table includes the NRST/PA1 pin but the application can use the NRST/PA1 pin as general purpose output only (PA1). ## 3 Functional overview Figure 1. Medium-density STM8AL313x/4x/6x and STM8AL3L4x/6x device block diagram Legend: ADC (Analog-to-digital converter), BOR (Brownout reset), DMA (Direct memory access), DAC (Digital-to-analog converter), I<sup>2</sup>C (Inter-integrated circuit multimaster interface), IWDG (Independent watchdog), LCD (Liquid crystal display), POR/PDR (Power on reset / power down reset), RTC (Real-time clock), SPI (Serial peripheral interface), SWIM (Single wire interface module), USART (Universal synchronous asynchronous receiver transmitter), WWDG (Window watchdog). #### 3.1 Low-power modes The medium-density STM8AL313x/4x/6x and STM8AL3L4x/6x devices support five lowpower modes to achieve the best compromise between low power consumption, short startup time and available wakeup sources: - Wait mode: CPU clock is stopped, but selected peripherals keep running. An internal or external interrupt, event or a Reset can be used to exit the microcontroller from Wait mode (WFE or WFI mode). Wait consumption: refer to Table 22. - Low power run mode: The CPU and the selected peripherals are running. Execution is done from RAM with a low speed oscillator (LSI or LSE). Flash and data EEPROM are stopped and the voltage regulator is configured in ultra-low-power mode. The microcontroller enters Low power run mode by software and can exit from this mode by software or by a reset. - All interrupts must be masked. They cannot be used to exit the microcontroller from this mode. Low power run mode consumption: refer to Table 23. - Low power wait mode: This mode is entered when executing a Wait for event in Low power run mode. It is similar to Low power run mode except that the CPU clock is stopped. The wakeup from this mode is triggered by a Reset or by an internal or external event (peripheral event generated by the timers, serial interfaces, DMA controller (DMA1), comparators and I/O ports). When the wakeup is triggered by an event, the system goes back to Low power run mode. All interrupts must be masked. They cannot be used to exit the microcontroller from this mode. Low power wait mode consumption: refer to Table 24. - Active-halt mode: CPU and peripheral clocks are stopped, except RTC. The wakeup can be triggered by RTC interrupts, external interrupts or reset. Active-halt consumption: refer to Table 25 and Table 26. - Halt mode: CPU and peripheral clocks are stopped, the device remains powered on. The RAM content is preserved. The wakeup is triggered by an external interrupt or reset. A few peripherals have also a wakeup from Halt capability. Switching off the internal reference voltage reduces power consumption. Through software configuration it is also possible to wake up the device without waiting for the internal reference voltage wakeup time to have a fast wakeup time of 5 µs. Halt consumption: refer to Table 27. # 3.2 Central processing unit STM8 ### 3.2.1 Advanced STM8 core The 8-bit STM8 core is designed for code efficiency and performance with an Harvard architecture and a 3-stage pipeline. It contains six internal registers which are directly addressable in each execution context, 20 addressing modes including indexed indirect and relative addressing, and 80 instructions. ### Architecture and registers - Harvard architecture - 3-stage pipeline - 32-bit wide program memory bus single cycle fetching most instructions - X and Y 16-bit index registers enabling indexed addressing modes with or without offset and read-modify-write type data manipulations - 8-bit accumulator - 24-bit program counter 16 Mbyte linear memory space - 16-bit stack pointer access to a 64 Kbyte level stack - 8-bit condition code register 7 condition flags for the result of the last instruction ### Addressing - 20 addressing modes - Indexed indirect addressing mode for lookup tables located anywhere in the address space - Stack pointer relative addressing mode for local variables and parameter passing #### Instruction set - 80 instructions with 2-byte average instruction size - Standard data movement and logic/arithmetic functions - 8-bit by 8-bit multiplication - 16-bit by 8-bit and 16-bit by 16-bit division - Bit manipulation - Data transfer between stack and accumulator (push/pop) with direct stack access - Data transfer using the X and Y registers or direct memory-to-memory transfers ## 3.2.2 Interrupt controller The medium-density STM8AL313x/4x/6x and STM8AL3L4x/6x feature a nested vectored interrupt controller: - Nested interrupts with 3 software priority levels - 32 interrupt vectors with hardware priority - Up to 40 external interrupt sources on 11 vectors - · Trap and reset interrupts #### 3.3 Reset and supply management #### 3.3.1 Power supply scheme The STM8AL313x/4x/6x and STM8AL3L4x/6x require a 1.65 V to 3.6 V operating supply voltage (V<sub>DD</sub>). The external power supply pins must be connected as follows: - V<sub>SS1</sub>; V<sub>DD1</sub> = 1.8 to 3.6 V, down to 1.65 V at power down: external power supply for I/Os and for the internal regulator. Provided externally through V<sub>DD1</sub> pins, the corresponding ground pin is V<sub>SS1</sub>. - V<sub>SSA:</sub> V<sub>DDA</sub> = 1.8 V to 3.6 V, down to 1.65 V at power down: external power supplies for analog peripherals (minimum voltage to be applied to V<sub>DDA</sub> is 1.8 V when the ADC1 is used). V<sub>DDA</sub> and V<sub>SSA</sub> must be connected to V<sub>DD1</sub> and V<sub>SS1</sub>, respectively. - V<sub>SS2</sub>; V<sub>DD2</sub> = 1.8 V to 3.6 V, down to 1.65 V at power down: external power supplies for I/Os. $V_{DD2}$ and $V_{SS2}$ must be connected to $V_{DD1}$ and $V_{SS1}$ , respectively. - V<sub>REF+</sub>; V<sub>REF-</sub> (for ADC1): external reference voltage for ADC1. Must be provided externally through $V_{REF+}$ and $V_{REF-}$ pin. - V<sub>REF+</sub> (for DAC): external voltage reference for DAC must be provided externally through V<sub>REF+</sub>. #### 3.3.2 Power supply supervisor The STM8AL313x/4x/6x and STM8AL3L4x/6x have an integrated ZEROPOWER power-on reset (POR)/power-down reset (PDR), coupled with a brownout reset (BOR) circuitry. At power-on, BOR is always active, and ensures proper operation starting from 1.8 V. After the 1.8 V BOR threshold is reached, the option byte loading process starts, either to confirm or modify default thresholds, or to disable BOR permanently (in which case, the V<sub>DD</sub> min value at power down is 1.65 V). Five BOR thresholds are available through option bytes, starting from 1.8 V to 3 V. To reduce the power consumption in Halt mode, it is possible to automatically switch off the internal reference voltage (and consequently the BOR) in Halt mode. The device remains under reset when V<sub>DD</sub> is below a specified threshold, V<sub>POR/PDR</sub> or V<sub>BOR</sub>, without the need for any external reset circuit. The STM8AL313x/4x/6x and STM8AL3L4x/6x feature an embedded programmable voltage detector (PVD) that monitors the $V_{DD}/V_{DDA}$ power supply and compares it to the $V_{PVD}$ threshold. This PVD offers 7 different levels between 1.85 V and 3.05 V, chosen by software, with a step around 200 mV. An interrupt can be generated when V<sub>DD</sub>/V<sub>DDA</sub> drops below the $V_{PVD}$ threshold and/or when $V_{DD}/V_{DDA}$ is higher than the $V_{PVD}$ threshold. The interrupt service routine can then generate a warning message and/or put the MCU into a safe state. The PVD is enabled by software. ## 3.3.3 Voltage regulator The medium-density STM8AL313x/4x/6x and STM8AL3L4x/6x embed an internal voltage regulator for generating the 1.8 V power supply for the core and peripherals. This regulator has two different modes: - Main voltage regulator mode (MVR) for Run, Wait for interrupt (WFI) and Wait for event (WFE) modes. - Low power voltage regulator mode (LPVR) for Halt, Active-halt, Low power run and Low power wait modes. When entering Halt or Active-halt modes, the system automatically switches from the MVR to the LPVR in order to reduce current consumption. # 3.4 Clock management The clock controller distributes the system clock (SYSCLK) coming from different oscillators to the core and the peripherals. It also manages the clock gating for low-power modes and ensures clock robustness. #### **Features** - Clock prescaler: to get the best compromise between speed and current consumption the clock frequency to the CPU and peripherals can be adjusted by a programmable prescaler. - **Safe clock switching:** the clock sources can be changed safely on the fly in run mode through a configuration register. - **Clock management:** to reduce power consumption, the clock controller can stop the clock to the core, individual peripherals or memory. - System clock sources: four different clock sources can be used to drive the system clock: - 1-16 MHz High speed external crystal (HSE), - 16 MHz High speed internal RC oscillator (HSI), - 32.768 kHz Low speed external crystal (LSE), - 38 kHz Low speed internal RC (LSI). - RTC and LCD clock sources: the above four sources can be chosen to clock the RTC and the LCD, whatever the system clock. - **Startup clock:** After reset, the microcontroller restarts by default with an internal 2 MHz clock (HSI/8). The prescaler ratio and clock source can be changed by the application program as soon as the code execution starts. - Clock security system (CSS): This feature can be enabled by software. If a HSE clock failure occurs, the system clock is automatically switched to HSI. - Configurable main clock output (CCO): This outputs an external clock for use by the application. Figure 2. Medium-density STM8AL313x/4x/6x and STM8AL3L4x/6x clock tree diagram - The HSE clock source can be either an external crystal/ceramic resonator or an external source (HSE bypass). Refer to Section HSE clock in STM8L051/L052 Value Line, STM8L151/L152, STM8L162, STM8AL31, STM8AL3L MCU lines reference manual (RM0031). - The LSE clock source can be either an external crystal/ceramic resonator or a external source (LSE bypass). Refer to Section LSE clock in STM8L051/L052 Value Line, STM8L151/L152, STM8L162, STM8AL31, STM8AL3L MCU lines reference manual (RM0031). # 3.5 Low power real-time clock The real-time clock (RTC) is an independent binary coded decimal (BCD) timer/counter. Six byte locations contain the second, minute, hour (12/24 hour), week day, date, month, year, in BCD (binary coded decimal) format. Correction for 28, 29 (leap year), 30, and 31 day months are made automatically. It provides a programmable alarm and programmable periodic interrupts with wakeup from Halt capability. - Periodic wakeup time using the 32.768 kHz LSE with the lowest resolution (of 61 μs) is from min. 122 μs to max. 3.9 s. With a different resolution, the wakeup time can reach 36 hours. - Periodic alarms based on the calendar can also be generated from every second to every year. # 3.6 LCD (Liquid crystal display) The liquid crystal display drives up to four common terminals and up to 28 segment terminals to drive up to 112 pixels. - Internal step-up converter to guarantee contrast control whatever V<sub>DD</sub>. - Static 1/2, 1/3, 1/4 duty supported. - Static 1/2, 1/3 bias supported. - Phase inversion to reduce power consumption and EMI. - Up to 4 pixels which can programmed to blink. - The LCD controller can operate in Halt mode. Note: Unnecessary segments and common pins can be used as general I/O pins. ### 3.7 Memories The medium-density STM8AL313x/4x/6x and STM8AL3L4x/6x devices have the following main features: - Up to 2 Kbytes of RAM - The non-volatile memory is divided into three arrays: - Up to 32 Kbytes of medium-density embedded Flash program memory - 1 Kbytes of Data EEPROM - Option bytes. It supports the read-while-write (RWW): it is possible to execute the code from the program matrix while programming/erasing the data matrix. The option byte protects part of the Flash program memory from write and readout piracy. ### 3.8 DMA A 4-channel direct memory access controller (DMA1) offers a memory-to-memory and peripherals-from/to-memory transfer capability. The 4 channels are shared between the following IPs with DMA capability: ADC1, DAC, I2C1, SPI1, USART1, the 4 Timers. # 3.9 Analog-to-digital converter - 12-bit analog-to-digital converter (ADC1) with 25 channels (including 1 fast channel), temperature sensor and internal reference voltage - Conversion time down to 1 µs with f<sub>SYSCLK</sub>= 16 MHz - Programmable resolution - Programmable sampling time - Single and continuous mode of conversion - Scan capability: automatic conversion performed on a selected group of analog inputs - Analog watchdog - Triggered by timer Note: ADC1 can be served by DMA1. DocID18474 Rev 8 # 3.10 Digital-to-analog converter (DAC) - 12-bit DAC with output buffer - Synchronized update capability using TIM4 - DMA capability - External triggers for conversion - Input reference voltage V<sub>RFF+</sub> for better resolution Note: DAC can be served by DMA1. # 3.11 Ultra-low-power comparators The medium-density STM8AL313x/4x/6x and STM8AL3L4x/6x embed two comparators (COMP1 and COMP2) that share the same current bias and voltage reference. The voltage reference can be internal or external (coming from an I/O). - One comparator with fixed threshold (COMP1). - One comparator rail to rail with fast or slow mode (COMP2). The threshold can be one of the following: - DAC output, - External I/O, - Internal reference voltage or internal reference voltage sub multiple (1/4, 1/2, 3/4). The two comparators can be used together to offer a window function. They can wake up from Halt mode. # 3.12 System configuration controller and routing interface The system configuration controller provides the capability to remap some alternate functions on different I/O ports. TIM4 and ADC1 DMA channels can also be remapped. The highly flexible routing interface allows application software to control the routing of different I/Os to the TIM1 timer input captures. It also controls the routing of internal analog signals to ADC1, COMP1, COMP2, DAC and the internal reference voltage V<sub>REFINT</sub>. It also provides a set of registers for efficiently managing the charge transfer acquisition sequence (see *Section 3.13: Timers*). ### 3.13 Timers The medium-density STM8AL313x/4x/6x and STM8AL3L4x/6x devices contain one advanced control timer (TIM1), two 16-bit general purpose timers (TIM2 and TIM3) and one 8-bit basic timer (TIM4). All the timers can be served by DMA1. Table 3 compares the features of the advanced control, general-purpose and basic timers. DMA<sub>1</sub> Counter Capture/compare Counter Complementary Timer Prescaler factor request resolution type channels outputs generation Any integer 3 TIM1 3 + 1from 1 to 65536 16-bit up/down TIM2 Any power of 2 2 Yes from 1 to 128 TIM3 None Any power of 2 0 TIM4 8-bit up from 1 to 32768 Table 3. Timer feature comparison ### 3.13.1 TIM1 - 16-bit advanced control timer This is a high-end timer designed for a wide range of control applications. With its complementary outputs, dead-time control and center-aligned PWM capability, the field of applications is extended to motor control, lighting and half-bridge driver. - 16-bit up, down and up/down auto reload counter with 16-bit prescaler - Three independent capture/compare channels (CAPCOM) configurable as input capture, output compare, PWM generation (edge and center aligned mode) and single pulse mode output. - One additional capture/compare channel which is not connected to an external I/O - Synchronization module to control the timer with external signals - Break input to force timer outputs into a defined state - Three complementary outputs with adjustable dead time - Encoder mode - Interrupt capability on various events (capture, compare, overflow, break, trigger) ## 3.13.2 16-bit general purpose timers - 16-bit auto reload (AR) up/down-counter - 7-bit prescaler adjustable to fixed power of 2 ratios (1...128) - Two individually configurable capture/compare channels - PWM mode - Interrupt capability on various events (capture, compare, overflow, break, trigger) - Synchronization with other timers or external signals (external clock, reset, trigger and enable) #### 3.13.3 8-bit basic timer The 8-bit timer consists of an 8-bit up auto-reload counter driven by a programmable prescaler. It can be used for timebase generation with interrupt generation on timer overflow or for DAC trigger generation. # 3.14 Watchdog timers The watchdog system is based on two independent timers providing maximum security to the applications. ### 3.14.1 Window watchdog timer The window watchdog (WWDG) is used to detect the occurrence of a software fault, usually generated by external interferences or by unexpected logical conditions, which cause the application program to abandon its normal sequence. ## 3.14.2 Independent watchdog timer The independent watchdog peripheral (IWDG) can be used to resolve processor malfunctions due to hardware or software failures. It is clocked by the internal LSI RC clock source, and thus stays active even in case of a CPU clock failure. # 3.15 Beeper The beeper function outputs a signal on the BEEP pin for sound generation. The signal is in the range of 1, 2 or 4 kHz. ## 3.16 Communication interfaces ### 3.16.1 SPI The serial peripheral interface (SPI1) provides half/ full duplex synchronous serial communication with external devices. - Maximum speed: 8 Mbit/s (f<sub>SYSCLK</sub>/2) both for master and slave - Full duplex synchronous transfers - Simplex synchronous transfers on 2 lines with a possible bidirectional data line - Master or slave operation selectable by hardware or software - Hardware CRC calculation - Slave/master selection input pin Note: SPI1 can be served by the DMA1 Controller. #### 3.16.2 I<sup>2</sup>C The I<sup>2</sup>C bus interface (I<sup>2</sup>C1) provides multi-master capability, and controls all I<sup>2</sup>C bus-specific sequencing, protocol, arbitration and timing. - Master, slave and multi-master capability - Standard mode up to 100 kHz and fast speed modes up to 400 kHz - 7-bit and 10-bit addressing modes - SMBus 2.0 and PMBus support - Hardware CRC calculation Note: $I^2C1$ can be served by the DMA1 Controller. #### 3.16.3 USART The USART interface (USART1) allows full duplex, asynchronous communications with external devices requiring an industry standard NRZ asynchronous serial data format. It offers a very wide range of baud rates. - 1 Mbit/s full duplex SCI - SPI1 emulation - High precision baud rate generator - SmartCard emulation - IrDA SIR encoder decoder - Single wire half duplex mode Note: USART1 can be served by the DMA1 Controller. USART1 can be used to implement LIN slave communication, with LIN Break detection on the framing error flag (FE in USART\_SR register) with a value of 0 in the USART data register (USART\_DR). # 3.17 Infrared (IR) interface The medium-density STM8AL313x/4x/6x and STM8AL3L4x/6x devices contain an infrared interface which can be used with an IR LED for remote control functions. Two timer output compare channels are used to generate the infrared remote control signals. # 3.18 Development support ### **Development tools** Development tools for the STM8 microcontrollers include: - The STice emulation system offering tracing and code profiling - The STVD high-level language debugger including C compiler, assembler and integrated development environment. - The STVP Flash programming software The STM8 also comes with starter kits, evaluation boards and low-cost in-circuit debugging/programming tools. ## Single wire data interface (SWIM) and debug module The debug module with its single wire data interface (SWIM) permits non-intrusive real-time in-circuit debugging and fast memory programming. The Single wire interface is used for direct access to the debugging module and memory programming. The interface can be activated in all device operation modes. The non-intrusive debugging module features a performance close to a full-featured emulator. Beside memory and peripherals, CPU operation can also be monitored in real-time by means of shadow registers. #### **Bootloader** A bootloader is available to reprogram the Flash memory using the USART1 interface. The reference document for the bootloader is *UM0560: STM8 bootloader user manual*. # 4 Pin description Figure 3. STM8AL31x8T 48-pin pinout (without LCD) 1. Reserved. Must be tied to $V_{DD}$ . Figure 4. STM8AL3Lx8T 48-pin pinout (with LCD) Figure 5. STM8AL31x6T 32-pin pinout (without LCD) Figure 6. STM8AL3Lx6T 32-pin pinout (with LCD) PA0 PC6 PC5 PC4 PC3 PC1 PC1 30 29 28 27 26 NRST/PA1 PD7 PA2 PD6 PA3 Эз PD5 PA4 ⊃4 PD4 PA5 PB7 PA6 PB6 VSS1 $\supset_7$ PB5 VDD1 PB4 PD0 PD1 PD2 PD3 PB0 PB1 PB2 PB3 MSv39044V1 Figure 7. STM8AL31x6U 32-pin pinout (without LCD) Table 4. Legend/abbreviation | Туре | I= input, O | I= input, O = output, S = power supply | | | | | | | | | | |------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|--| | I/O level | TT | 3.6 V tolerant | | | | | | | | | | | | FT | Five-volt tolerant | | | | | | | | | | | Port and control | Input | <ul><li>floating</li><li>wpu = weak pull-up</li><li>Ext. interrupt = external interrupt</li></ul> | | | | | | | | | | | configuration | Output | <ul> <li>HS = high sink/source</li> <li>OD = open drain (where T defines a true open drain)</li> <li>PP = push pull</li> </ul> | | | | | | | | | | | Reset state | Underlined X (pin state after reset release). Unless otherwise specified, the pin state is the same during the reset phase "under reset") and after internal reset release (i.e. at reset state). | | | | | | | | | | | Table 5. Medium-density STM8AL313x/4x/6x and STM8AL3L4x/6x pin description | Pin | num | ber | | | | I | nput | t | Ou | tput | | | | |--------|----------|--------|--------------------------------------------------------------------------------------------------|------|-------------------|----------|----------|----------------|------------------|------|----|--------------------------------|------------------------------------------------------------------------------------------------------| | LQFP48 | VFQFPN32 | LQFP32 | Pin name | Туре | I/O level | floating | ndw | Ext. interrupt | High sink/source | ОО | dd | Main function<br>(after reset) | Default alternate<br>function | | 2 | 1 | 1 | NRST/PA1 <sup>(1)</sup> | I/O | - | - | <u>X</u> | - | HS | - | Χ | Reset | PA1 | | 3 | 2 | 2 | PA2/OSC_IN/<br>[USART1_TX] <sup>(4)</sup> /<br>[SPI1_MISO] <sup>(4)</sup> | I/O | 1 | X | X | X | HS | X | X | Port A2 | HSE oscillator input /<br>[USART1 transmit] /<br>[SPI1 master in- slave<br>out] | | 4 | 3 | 3 | PA3/OSC_OUT/[USART1<br>_RX] <sup>(4)</sup> /[SPI1_MOSI] <sup>(4)</sup> | I/O | - | <u>X</u> | Х | Х | HS | х | Х | Port A3 | HSE oscillator output / [USART1 receive]/ [SPI1 master out/slave in] | | 5 | 1 | - | PA4/TIM2_BKIN/<br>LCD_COM0 <sup>(2)</sup> /ADC1_IN2<br>/COMP1_INP | I/O | TT <sup>(3)</sup> | <u>X</u> | Х | Х | HS | х | Х | Port A4 | Timer 2 - break input /<br>LCD COM 0 / ADC1<br>input 2 / Comparator<br>1 positive input | | - | 4 | 4 | PA4/TIM2_BKIN/<br>[TIM2_ETR] <sup>(4)</sup> /<br>LCD_COM0 <sup>(2)</sup> /<br>ADC1_IN2/COMP1_INP | I/O | TT <sup>(3)</sup> | X | X | X | HS | x | х | Port A4 | Timer 2 - break input / [Timer 2 - trigger] / LCD_COM 0 / ADC1 input 2 / Comparator 1 positive input | | 6 | 1 | - | PA5/TIM3_BKIN/<br>LCD_COM1 <sup>(2)</sup> /ADC1_IN1<br>/COMP1_INP | I/O | TT <sup>(3)</sup> | X | X | Х | HS | x | X | Port A5 | Timer 3 - break input /<br>LCD_COM 1 / ADC1<br>input 1/<br>Comparator 1 positive<br>input | Table 5. Medium-density STM8AL313x/4x/6x and STM8AL3L4x/6x pin description (continued) | Pin | num | ber | | | | I | nput | ŧ | Ou | tput | | | | |--------|----------|--------|---------------------------------------------------------------------------------------------------|------|-------------------|-------------------------|------------------|----------------|------------------|------|----|--------------------------------|-------------------------------------------------------------------------------------------------------------| | LQFP48 | VFQFPN32 | LQFP32 | Pin name | Туре | I/O level | floating | wpu | Ext. interrupt | High sink/source | ОО | PP | Main function<br>(after reset) | Default alternate<br>function | | - | 5 | 5 | PA5/TIM3_BKIN/<br>[TIM3_ETR] <sup>(4)</sup> /<br>LCD_COM1 <sup>(2)</sup> /ADC1_IN1<br>/COMP1_INP | I/O | TT <sup>(3)</sup> | X | x | X | HS | Х | х | Port A5 | Timer 3 - break input / [Timer 3 - trigger] / LCD_COM 1 / ADC1 input 1 / Comparator 1 positive input | | 7 | 6 | 6 | PA6/[ADC1_TRIG] <sup>(4)</sup> /<br>LCD_COM2 <sup>(2)</sup> /ADC1_IN0<br>/COMP1_INP | I/O | TT <sup>(3)</sup> | X | х | X | HS | X | x | Port A6 | [ADC1 - trigger] /<br>LCD_COM2 /<br>ADC1 input 0 /<br>Comparator 1 positive<br>input | | 8 | 1 | - | PA7/LCD_SEG0 <sup>(2)(5)</sup> | I/O | FT | <u>X</u> | Х | Χ | HS | Х | Х | Port A7 | LCD segment 0 | | 24 | 13 | 13 | PB0 <sup>(6)</sup> /TIM2_CH1/<br>LCD_SEG10 <sup>(2)</sup> /<br>ADC1_IN18/COMP1_INP | I/O | TT <sup>(3)</sup> | <u>X</u> <sup>(6)</sup> | X <sup>(6)</sup> | х | HS | Х | x | Port B0 | Timer 2 - channel 1 /<br>LCD segment 10 /<br>ADC1_IN18 /<br>Comparator 1 positive<br>input | | 25 | 14 | 14 | PB1/TIM3_CH1/<br>LCD_SEG11 <sup>(2)</sup> /<br>ADC1_IN17/COMP1_INP | I/O | TT <sup>(3)</sup> | X | х | Х | HS | X | X | Port B1 | Timer 3 - channel 1 /<br>LCD segment 11 /<br>ADC1_IN17 /<br>Comparator 1 positive<br>input | | 26 | 15 | 15 | PB2/ TIM2_CH2/<br>LCD_SEG12 <sup>(2)</sup> /<br>ADC1_IN16/COMP1_INP | I/O | TT <sup>(3)</sup> | X | х | Х | HS | X | x | Port B2 | Timer 2 - channel 2 /<br>LCD segment 12 /<br>ADC1_IN16/<br>Comparator 1 positive<br>input | | 27 | 1 | - | PB3/TIM2_ETR/<br>LCD_SEG13 <sup>(2)</sup> /<br>ADC1_IN15/COMP1_INP | I/O | TT <sup>(3)</sup> | X | х | х | HS | X | x | Port B3 | Timer 2 - trigger /<br>LCD segment 13<br>/ADC1_IN15 /<br>Comparator 1 positive<br>input | | - | 16 | 16 | PB3/[TIM2_ETR] <sup>(4)</sup> /<br>TIM1_CH2N/LCD_SEG13<br><sup>(2)</sup> /ADC1_IN15/<br>COMP1_INP | I/O | TT <sup>(3)</sup> | X | Х | Х | HS | Х | х | Port B3 | [Timer 2 - trigger] / Timer 1 inverted channel 2 / LCD segment 13 / ADC1_IN15 / Comparator 1 positive input | Table 5. Medium-density STM8AL313x/4x/6x and STM8AL3L4x/6x pin description (continued) | Pin | num | ber | | | | I | nput | ; | Ou | tput | | | | |--------|----------|--------|------------------------------------------------------------------------------------------------------------------|------|-------------------|-------------------------|------------------|----------------|------------------|------------------|----|--------------------------------|--------------------------------------------------------------------------------------------------------------------| | LQFP48 | VFQFPN32 | LQFP32 | Pin name | Туре | I/O level | floating | wpu | Ext. interrupt | High sink/source | ОD | PP | Main function<br>(after reset) | Default alternate<br>function | | 28 | 1 | - | PB4 <sup>(6)</sup> /[SPI1_NSS] <sup>(4)</sup> /<br>LCD_SEG14 <sup>(2)</sup> /<br>ADC1_IN14/COMP1_INP | I/O | TT <sup>(3)</sup> | <u>X</u> <sup>(6)</sup> | X <sup>(6)</sup> | X | HS | X | X | Port B4 | [SPI1 master/slave<br>select] / LCD segment<br>14 / ADC1_IN14 /<br>Comparator 1 positive<br>input | | ı | 17 | 17 | PB4 <sup>(6)</sup> /[SPI1_NSS] <sup>(4)</sup> /<br>LCD_SEG14 <sup>(2)</sup> /<br>ADC1_IN14/<br>COMP1_INP/DAC_OUT | I/O | TT <sup>(3)</sup> | <u>X</u> <sup>(6)</sup> | X <sup>(6)</sup> | X | HS | X | X | Port B4 | [SPI1 master/slave<br>select] / LCD segment<br>14 / ADC1_IN14 /<br>DAC output /<br>Comparator 1 positive<br>input | | 29 | - | - | PB5/[SPI1_SCK] <sup>(4)</sup> /<br>LCD_SEG15 <sup>(2)</sup> /<br>ADC1_IN13/COMP1_INP | I/O | TT <sup>(3)</sup> | X | x | X | HS | Х | Χ | Port B5 | [SPI1 clock] / LCD<br>segment 15 /<br>ADC1_IN13 /<br>Comparator 1 positive<br>input | | - | 18 | 18 | PB5/[SPI1_SCK] <sup>(4)</sup> /<br>LCD_SEG15 <sup>(2)</sup> /<br>ADC1_IN13/DAC_OUT/<br>COMP1_INP | I/O | TT <sup>(3)</sup> | <u>X</u> | X | X | HS | X | Х | Port B5 | [SPI1 clock] / LCD<br>segment 15 /<br>ADC1_IN13 / DAC<br>output/<br>Comparator 1 positive<br>input | | 30 | 1 | - | PB6/[SPI1_MOSI] <sup>(4)</sup> /<br>LCD_SEG16 <sup>(2)</sup> /<br>ADC1_IN12/COMP1_INP | I/O | TT <sup>(3)</sup> | <u>X</u> | x | X | HS | X | X | Port B6 | [SPI1 master<br>out/slave in]/<br>LCD segment 16 /<br>ADC1_IN12 /<br>Comparator 1 positive<br>input | | 1 | 19 | 19 | PB6/[SPI1_MOSI] <sup>(4)</sup> /<br>LCD_SEG16 <sup>(2)</sup> /<br>ADC1_IN12/COMP1_INP<br>/DAC_OUT | I/O | TT <sup>(3)</sup> | <u>X</u> | x | X | HS | X | х | Port B6 | [SPI1 master out]/<br>slave in / LCD<br>segment 16 /<br>ADC1_IN12 / DAC<br>output / Comparator 1<br>positive input | | 31 | 20 | 20 | PB7/[SPI1_MISO] <sup>(4)</sup> /<br>LCD_SEG17 <sup>(2)</sup> /<br>ADC1_IN11/COMP1_INP | I/O | TT <sup>(3)</sup> | X | x | х | HS | x | Х | Port B7 | [SPI1 master in- slave out] / LCD segment 17 / ADC1_IN11 / Comparator 1 positive input | | 37 | 25 | 25 | PC0 <sup>(5)</sup> /I2C1_SDA | I/O | FT | <u>X</u> | - | Χ | | T <sup>(7)</sup> | | Port C0 | I2C1 data | Table 5. Medium-density STM8AL313x/4x/6x and STM8AL3L4x/6x pin description (continued) | Pin | Pin number | | | | | ı | nput | t | Ou | tput | | | | |--------|------------|--------|---------------------------------------------------------------------------------------|------|-------------------|----------|------|----------------|------------------|------------------|----|--------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | LQFP48 | VFQFPN32 | LQFP32 | Pin name | Туре | level O/I | floating | ndw | Ext. interrupt | High sink/source | ОО | dd | Main function<br>(after reset) | Default alternate<br>function | | 38 | 26 | 26 | PC1 <sup>(5)</sup> /I2C1_SCL | I/O | FT | <u>X</u> | - | Χ | - | T <sup>(7)</sup> | | Port C1 | I2C1 clock | | 41 | 27 | 27 | PC2/USART1_RX/<br>LCD_SEG22/ADC1_IN6/<br>COMP1_INP/VREFINT | I/O | TT <sup>(3)</sup> | X | x | х | HS | × | x | Port C2 | USART1 receive /<br>LCD segment 22 /<br>ADC1_IN6 /<br>Comparator 1 positive<br>input / Internal voltage<br>reference output | | 42 | 28 | 28 | PC3/USART1_TX/<br>LCD_SEG23 <sup>(2)</sup> /<br>ADC1_IN5/COMP1_INP/<br>COMP2_INM | I/O | TT <sup>(3)</sup> | X | X | X | HS | x | X | Port C3 | USART1 transmit /<br>LCD segment 23 /<br>ADC1_IN5 /<br>Comparator 1 positive<br>input /<br>Comparator 2<br>negative input | | 43 | 29 | 29 | PC4/USART1_CK/ I2C1_SMB/CCO/ LCD_SEG24 <sup>(2)</sup> / ADC1_IN4/COMP2_INM/ COMP1_INP | I/O | TT <sup>(3)</sup> | X | X | X | HS | x | × | Port C4 | USART1<br>synchronous clock /<br>I2C1_SMB /<br>Configurable clock<br>output / LCD segment<br>24 / ADC1_IN4 /<br>Comparator 2<br>negative input /<br>Comparator 1 positive<br>input | | 44 | 30 | 30 | PC5/OSC32_IN<br>/[SPI1_NSS] <sup>(4)</sup> /<br>[USART1_TX] <sup>(4)</sup> | I/O | - | <u>X</u> | Х | X | HS | х | X | Port C5 | LSE oscillator input /<br>[SPI1 master/slave<br>select] / [USART1<br>transmit] | | 45 | 31 | 31 | PC6/OSC32_OUT/<br>[SPI1_SCK] <sup>(4)</sup> /<br>[USART1_RX] <sup>(4)</sup> | I/O | - | <u>X</u> | х | Х | HS | х | Х | Port C6 | LSE oscillator output /<br>[SPI1 clock] /<br>[USART1 receive] | | 46 | - | - | PC7/LCD_SEG25 <sup>(2)</sup> /<br>ADC1_IN3/COMP2_INM/<br>COMP1_INP | I/O | TT <sup>(3)</sup> | X | X | X | HS | x | X | Port C7 | LCD segment 25 /ADC1_IN3/ Comparator negative input / Comparator 1 positive input | Table 5. Medium-density STM8AL313x/4x/6x and STM8AL3L4x/6x pin description (continued) | Pin | Pin number | | | | | I | nput | t | Ou | tput | | | | |--------|------------|--------|---------------------------------------------------------------------------------------------------------------------|-----|-------------------|----------|------|----------------|------------------|------|----|--------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------| | LQFP48 | VFQFPN32 | LQFP32 | Pin name | еdҚ | I/O level | floating | ndw | Ext. interrupt | High sink/source | ФО | dd | Main function<br>(after reset) | Default alternate<br>function | | 20 | 1 | - | PD0/TIM3_CH2/<br>[ADC1_TRIG] <sup>(4)</sup> /<br>LCD_SEG7 <sup>(2)</sup> /ADC1_IN2<br>2/COMP2_INP/<br>COMP1_INP | I/O | TT <sup>(3)</sup> | <u>X</u> | х | Х | HS | X | X | Port D0 | Timer 3 - channel 2 / [ADC1_Trigger] / LCD segment 7 / ADC1_IN22 / Comparator 2 positive input / Comparator 1 positive input | | - | 9 | 9 | PD0/TIM3_CH2/<br>[ADC1_TRIG] <sup>(4)</sup> /<br>ADC1_IN22/COMP2_INP<br>/<br>COMP1_INP | I/O | TT <sup>(3)</sup> | <u>X</u> | X | X | HS | X | X | Port<br>D0 <sup>(8)</sup> | Timer 3 - channel 2 / [ADC1_Trigger] / ADC1_IN22 / Comparator 2 positive input / Comparator 1 positive input | | 21 | 1 | - | PD1/TIM3_ETR/<br>LCD_COM3 <sup>(2)</sup> /<br>ADC1_IN21/COMP2_INP<br>/<br>COMP1_INP | I/O | TT <sup>(3)</sup> | <u>X</u> | X | X | HS | x | Х | Port D1 | Timer 3 - trigger /<br>LCD_COM3 /<br>ADC1_IN21 /<br>Comparator 2 positive<br>input / Comparator 1<br>positive input | | - | 10 | 10 | PD1/TIM1_CH3N/<br>[TIM3_ETR] <sup>(4)</sup> /<br>LCD_COM3 <sup>(2)</sup> /<br>ADC1_IN21/COMP2_INP<br>/<br>COMP1_INP | I/O | TT <sup>(3)</sup> | <u>X</u> | х | Х | HS | х | x | Port D1 | [Timer 3 - trigger]/<br>TIM1 inverted<br>channel 3 /<br>LCD_COM3/<br>ADC1_IN21 /<br>Comparator 2 positive<br>input / Comparator 1<br>positive input | | 22 | 11 | 11 | PD2/TIM1_CH1<br>/LCD_SEG8 <sup>(2)</sup> /<br>ADC1_IN20/COMP1_INP | I/O | TT <sup>(3)</sup> | <u>X</u> | X | Х | HS | X | X | Port D2 | Timer 1 - channel 1 /<br>LCD segment 8 /<br>ADC1_IN20 /<br>Comparator 1 positive<br>input | | 23 | 12 | 12 | PD3/ TIM1_ETR/<br>LCD_SEG9 <sup>(2)</sup> /ADC1_IN1<br>9/COMP1_INP | I/O | TT <sup>(3)</sup> | X | х | х | HS | х | X | Port D3 | Timer 1 - trigger /<br>LCD segment 9 /<br>ADC1_IN19 /<br>Comparator 1 positive<br>input | | 33 | 21 | 21 | PD4/TIM1_CH2<br>/LCD_SEG18 <sup>(2)</sup> /<br>ADC1_IN10/COMP1_INP | I/O | TT <sup>(3)</sup> | X | Х | х | HS | X | Х | Port D4 | Timer 1 - channel 2 /<br>LCD segment 18 /<br>ADC1_IN10/<br>Comparator 1 positive<br>input | Table 5. Medium-density STM8AL313x/4x/6x and STM8AL3L4x/6x pin description (continued) | Pin | Pin number | | | | | I | nput | t | Ou | tput | | | | |--------|------------|--------|-----------------------------------------------------------------------------------------------|------|-------------------|----------|------|----------------|------------------|------|----|--------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------| | LQFP48 | VFQFPN32 | LQFP32 | Pin name | Туре | I/O level | floating | ndw | Ext. interrupt | High sink/source | ОО | ЬР | Main function<br>(after reset) | Default alternate<br>function | | 34 | 22 | 22 | PD5/TIM1_CH3<br>/LCD_SEG19 <sup>(2)</sup> /<br>ADC1_IN9/COMP1_INP | I/O | TT <sup>(3)</sup> | X | X | Х | HS | x | X | Port D5 | Timer 1 - channel 3 /<br>LCD segment 19 /<br>ADC1_IN9/<br>Comparator 1 positive<br>input | | 35 | 23 | 23 | PD6/TIM1_BKIN<br>/LCD_SEG20 <sup>(2)</sup> /<br>ADC1_IN8/RTC_CALIB/<br>/VREFINT/<br>COMP1_INP | I/O | TT <sup>(3)</sup> | X | X | X | HS | x | X | Port D6 | Timer 1 - break input /<br>LCD segment 20 /<br>ADC1_IN8 / RTC<br>calibration / Internal<br>voltage reference<br>output / Comparator 1<br>positive input | | 36 | 24 | 24 | PD7/TIM1_CH1N<br>/LCD_SEG21 <sup>(2)</sup> /<br>ADC1_IN7/RTC_ALARM/<br>VREFINT/<br>COMP1_INP | I/O | TT <sup>(3)</sup> | X | X | X | HS | х | X | Port D7 | Timer 1 - inverted<br>channel 1/ LCD<br>segment 21 /<br>ADC1_IN7 / RTC<br>alarm / Internal<br>voltage reference<br>output /Comparator 1<br>positive input | | 14 | - | - | PE0 <sup>(5)</sup> /LCD_SEG1 <sup>(2)</sup> | I/O | FT | <u>X</u> | Х | Х | HS | Х | Х | Port E0 | LCD segment 1 | | 15 | 1 | - | PE1/TIM1_CH2N<br>/LCD_SEG2 <sup>(2)</sup> | I/O | TT <sup>(3)</sup> | X | X | X | HS | x | Х | Port E1 | Timer 1 - inverted channel 2 / LCD segment 2 | | 16 | 1 | ı | PE2/TIM1_CH3N<br>/LCD_SEG3 <sup>(2)</sup> | | TT <sup>(3)</sup> | X | х | Х | HS | х | Х | Port E2 | Timer 1 - inverted channel 3 / LCD segment 3 | | 17 | - | ı | PE3/LCD_SEG4 <sup>(2)</sup> | | TT <sup>(3)</sup> | | Х | Х | HS | Х | Χ | Port E3 | LCD segment 4 | | 18 | - | ı | PE4/LCD_SEG5 <sup>(2)</sup> | I/O | TT <sup>(3)</sup> | <u>X</u> | X | X | HS | Х | Χ | Port E4 | LCD segment 5 | | 19 | - | - | PE5/LCD_SEG6 <sup>(2)</sup> /<br>ADC1_IN23/COMP2_INP<br>/<br>COMP1_INP | I/O | TT <sup>(3)</sup> | <u>X</u> | X | X | HS | x | X | Port E5 | LCD segment 6 / ADC1_IN23 / Comparator 2 positive input / Comparator 1 positive input | | 47 | - | - | PE6/LCD_SEG26 <sup>(2)</sup> /<br>PVD_IN | | TT <sup>(3)</sup> | X | Х | Х | HS | Х | Х | Port E6 | LCD segment<br>26/PVD_IN | | 48 | - | ı | PE7/LCD_SEG27 <sup>(2)</sup> | I/O | TT <sup>(3)</sup> | <u>X</u> | Χ | Х | HS | Х | Х | Port E7 | LCD segment 27 | | 32 | - | - | PF0/ADC1_IN24/<br>DAC_OUT | I/O | TT <sup>(3)</sup> | X | Х | X | HS | Х | Х | Port F0 | ADC1_IN24 /<br>DAC_OUT | Table 5. Medium-density STM8AL313x/4x/6x and STM8AL3L4x/6x pin description (continued) | Pin | Pin number | | | | | I | Input | t | Ou | tput | | | , | | |--------|------------|--------|--------------------------------------------------------------------------------------|------|-----------|----------|-------------------------|----------------|--------------------|------|----|--------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|--| | LQFP48 | VFQFPN32 | LQFP32 | Pin name | Туре | level O/I | floating | ndw | Ext. interrupt | High sink/source | ао | dd | Main function<br>(after reset) | Default alternate<br>function | | | 13 | 9 | 9 | VLCD <sup>(2)</sup> | S | - | - | - | - | - | - | - | LCD booster external capacitor | | | | 13 | - | - | Reserved <sup>(8)</sup> | - | - | - | - | - | - | - | - | Reserved. Must be tied to V <sub>DD</sub> | | | | 10 | - | - | $V_{DD}$ | S | - | - | - | - | - | - | - | Digital power supply | | | | 11 | - | - | $V_{DDA}$ | S | - | - | - | - | - | - | - | Analog supply voltage | | | | 12 | 1 | - | V <sub>REF+</sub> | S | - | - | - | - | 1 | - | - | ADC1 and DAC positive voltage reference | | | | - | 8 | 8 | V <sub>DD1</sub> /V <sub>DDA</sub> /V <sub>REF+</sub> | S | - | 1 | 1 | ı | 1 | ı | - | Digital power supply / Analog<br>supply voltage / ADC1 positive<br>voltage reference | | | | 9 | 7 | 7 | V <sub>SS1</sub> /V <sub>SSA</sub> /V <sub>REF</sub> - | S | - | - | - | - | - | - | - | I/O ground / Analog ground voltage / ADC1 negative voltage reference | | | | 39 | - | - | $V_{DD2}$ | S | - | - | - | - | - | - | - | IOs supply voltage | | | | 40 | 1 | 1 | V <sub>SS2</sub> | S | - | - | - | - | - | - | - | IOs ground voltage | | | | 1 | 32 | 32 | PA0 <sup>(9)</sup> /[USART1_CK] <sup>(4)</sup> /<br>SWIM/BEEP/IR_TIM <sup>(10)</sup> | I/O | - | X | <u>X</u> <sup>(9)</sup> | X | HS <sup>(10)</sup> | x | x | Port A0 | [USART1 synchro-<br>nous clock] <sup>(4)</sup> /SWIM<br>input and output /<br>Beep output / Infrared<br>Timer output | | At power-up, the PA1/NRST pin is a reset input pin with pull-up. It is used as a general purpose pin (PA1) and can be configured only as output push-pull, not as output open drain or as a general purpose input. Refer to Section Configuring NRST/PA1 pin as general purpose output in STM8L051/L052 Value Line, STM8L151/L152, STM8L162, STM8AL31, STM8AL3L MCU lines reference manual (RM0031). - 2. Available on STM8AL3Lxx devices only. - 3. In the 3.6 V tolerant I/Os, protection diode to V<sub>DD</sub> is not implemented. - [] Alternate function remapping option (if the same alternate function is shown twice, it indicates an exclusive choice not a duplication of the function). - 5. In the 5 V tolerant I/Os, protection diode to $V_{DD}$ is not implemented. - 6. A pull-up is applied to PB0 and PB4 during the reset phase. These two pins are input floating after reset release. - In the open-drain output column, 'T' defines a true open-drain I/O (P-buffer, weak pull-up and protection diode to V<sub>DD</sub> are not implemented). - 8. Available on STM8AL31xx devices only. - 9. The PA0 pin is in input pull-up during the reset phase and after reset release. - 10. High sink LED driver capability available on PA0. Note: The slope control of all GPIO pins, except true open drain pins, can be programmed. By default, the slope control is limited to 2 MHz. # 4.1 System configuration options As shown in *Table 5: Medium-density STM8AL313x/4x/6x and STM8AL3L4x/6x pin description*, some alternate functions can be remapped on different I/O ports by programming one of the two remapping registers described in the "Routing interface (RI) and system configuration controller" section in STM8L051/L052 Value Line, STM8L151/L152, STM8L162, STM8AL31, STM8AL3L MCU lines reference manual (RM0031). # 5 Memory and register map # 5.1 Memory mapping The memory map is shown in Figure 9. Figure 9. Memory map - 1. Table 6 lists the boundary addresses for each memory size. The top of the stack is at the RAM end address. - The VREFINT\_Factory\_CONV byte represents the LSB of the V<sub>REFINT</sub> 12-bit ADC conversion result. The MSB have a fixed value: 0x6. - The TS\_Factory\_CONV\_V125 byte represents the LSB of the V<sub>125</sub> 12-bit ADC conversion result. The MSB have a fixed value: 0x3. The V<sub>125</sub> measurement is performed at 125°C. - Refer to Table 9 for an overview of hardware register mapping, to Table 8 for details on I/O port hardware registers, and to Table 10 for information on CPU/SWIM/debug module controller registers. Table 6. Flash and RAM boundary addresses | Memory area | Size | Start address | End address | |----------------------|----------|---------------|-------------| | RAM | 2 Kbyte | 0x00 0000 | 0x00 07FF | | | 8 Kbyte | | 0x00 9FFF | | Flash program memory | 16 Kbyte | 0x00 8000 | 0x00 BFFF | | | 32 Kbyte | | UXUU BFFF | ## 5.2 Register map **Table 7. Factory conversion registers** | Address | Block | Register label | Register name | Reset<br>status | |-----------|-------|-----------------------------------------|-----------------------------------------------|-----------------| | 0x00 4910 | - | VREFINT_Factory_<br>CONV <sup>(1)</sup> | Internal reference voltage factory conversion | 0xXX | | 0x00 4911 | - | TS_Factory_CONV_<br>V125 <sup>(2)</sup> | Temperature sensor output voltage | 0xXX | <sup>1.</sup> The VREFINT\_Factory\_CONV byte represents the 8 LSB of the result of the VREFINT 12-bit ADC conversion performed in factory. The MSB have a fixed value: 0x6. Table 8. I/O port hardware register map | Address | Block | Register label | Register name | Reset<br>status | |-----------|--------|----------------|-----------------------------------|-----------------| | 0x00 5000 | | PA_ODR | Port A data output latch register | 0x00 | | 0x00 5001 | | PA_IDR | Port A input pin value register | 0xXX | | 0x00 5002 | Port A | PA_DDR | Port A data direction register | 0x00 | | 0x00 5003 | | PA_CR1 | Port A control register 1 | 0x01 | | 0x00 5004 | | PA_CR2 | Port A control register 2 | 0x00 | | 0x00 5005 | | PB_ODR | Port B data output latch register | 0x00 | | 0x00 5006 | | PB_IDR | Port B input pin value register | 0xXX | | 0x00 5007 | Port B | PB_DDR | Port B data direction register | 0x00 | | 0x00 5008 | | PB_CR1 | Port B control register 1 | 0x00 | | 0x00 5009 | | PB_CR2 | Port B control register 2 | 0x00 | | 0x00 500A | | PC_ODR | Port C data output latch register | 0x00 | | 0x00 500B | | PB_IDR | Port C input pin value register | 0xXX | | 0x00 500C | Port C | PC_DDR | Port C data direction register | 0x00 | | 0x00 500D | | PC_CR1 | Port C control register 1 | 0x00 | | 0x00 500E | | PC_CR2 | Port C control register 2 | 0x00 | <sup>2.</sup> The TS\_Factory\_CONV\_V125 byte represents the 8 LSB of the result of the V125 12-bit ADC conversion performed in factory. The 2 MSB have a fixed value: 0x3. Table 8. I/O port hardware register map (continued) | Address | Block | Register label | Register name | Reset<br>status | |-----------|--------|----------------|-----------------------------------|-----------------| | 0x00 500F | | PD_ODR | Port D data output latch register | 0x00 | | 0x00 5010 | | PD_IDR | Port D input pin value register | 0xXX | | 0x00 5011 | Port D | PD_DDR | Port D data direction register | 0x00 | | 0x00 5012 | | PD_CR1 | Port D control register 1 | 0x00 | | 0x00 5013 | | PD_CR2 | Port D control register 2 | 0x00 | | 0x00 5014 | | PE_ODR | Port E data output latch register | 0x00 | | 0x00 5015 | | PE_IDR | Port E input pin value register | 0xXX | | 0x00 5016 | Port E | PE_DDR | Port E data direction register | 0x00 | | 0x00 5017 | | PE_CR1 | Port E control register 1 | 0x00 | | 0x00 5018 | | PE_CR2 | Port E control register 2 | 0x00 | | 0x00 5019 | | PF_ODR | Port F data output latch register | 0x00 | | 0x00 501A | | PF_IDR | Port F input pin value register | 0xXX | | 0x00 501B | Port F | PF_DDR | Port F data direction register | 0x00 | | 0x00 501C | | PF_CR1 | Port F control register 1 | 0x00 | | 0x00 501D | | PF_CR2 | Port F control register 2 | 0x00 | Table 9. General hardware register map | Address | Block | Register label | Register name | Reset<br>status | |------------------------------|-------|----------------|--------------------------------------------------|-----------------| | 0x00 501E<br>to<br>0x00 5049 | | F | Reserved area (44 bytes) | | | 0x00 5050 | | FLASH_CR1 | Flash control register 1 | 0x00 | | 0x00 5051 | | FLASH_CR2 | Flash control register 2 | 0x00 | | 0x00 5052 | Flash | FLASH_PUKR | Flash program memory unprotection key register | 0x00 | | 0x00 5053 | | FLASH_DUKR | Data EEPROM unprotection key register | 0x00 | | 0x00 5054 | | FLASH_IAPSR | Flash in-application programming status register | 0x00 | Table 9. General hardware register map (continued) | Address | Block | Register label | Register name | Reset<br>status | | |------------------------------|-------|--------------------------|------------------------------------------------------|-----------------|--| | 0x00 5055<br>to<br>0x00 506F | | Reserved area (27 bytes) | | | | | 0x00 5070 | | DMA1_GCSR | DMA1 global configuration & status register | 0xFC | | | 0x00 5071 | | DMA1_GIR1 | DMA1 global interrupt register 1 | 0x00 | | | 0x00 5072 to<br>0x00 5074 | | | Reserved area (3 bytes) | | | | 0x00 5075 | | DMA1_C0CR | DMA1 channel 0 configuration register | 0x00 | | | 0x00 5076 | | DMA1_C0SPR | DMA1 channel 0 status & priority register | 0x00 | | | 0x00 5077 | DMA1 | DMA1_C0NDTR | DMA1 number of data to transfer register (channel 0) | 0x00 | | | 0x00 5078 | | DMA1_C0PARH | DMA1 peripheral address high register (channel 0) | 0x52 | | | 0x00 5079 | | DMA1_C0PARL | DMA1 peripheral address low register (channel 0) | 0x00 | | | 0x00 507A | 1 | | Reserved area (1 byte) | | | | 0x00 507B | | DMA1_C0M0ARH | DMA1 memory 0 address high register (channel 0) | 0x00 | | | 0x00 507C | | DMA1_C0M0ARL | DMA1 memory 0 address low register (channel 0) | 0x00 | | | 0x00 507D to<br>0x00 507E | | | Reserved area (2 bytes) | | | Table 9. General hardware register map (continued) | Address | Block | Register label | Register name | Reset<br>status | |------------------------|-------|----------------|------------------------------------------------------|-----------------| | 0x00 507F | | DMA1_C1CR | DMA1 channel 1 configuration register | 0x00 | | 0x00 5080 | | DMA1_C1SPR | DMA1 channel 1 status & priority register | 0x00 | | 0x00 5081 | | DMA1_C1NDTR | DMA1 number of data to transfer register (channel 1) | 0x00 | | 0x00 5082 | | DMA1_C1PARH | DMA1 peripheral address high register (channel 1) | 0x52 | | 0x00 5083 | | DMA1_C1PARL | DMA1 peripheral address low register (channel 1) | 0x00 | | 0x00 5084 | | | Reserved area (1 byte) | | | 0x00 5085 | DMA1 | DMA1_C1M0ARH | DMA1 memory 0 address high register (channel 1) | 0x00 | | 0x00 5086 | | DMA1_C1M0ARL | DMA1 memory 0 address low register (channel 1) | 0x00 | | 0x00 5087<br>0x00 5088 | | | Reserved area (2 bytes) | | | 0x00 5089 | | DMA1_C2CR | DMA1 channel 2 configuration register | 0x00 | | 0x00 508A | | DMA1_C2SPR | DMA1 channel 2 status & priority register | 0x00 | | 0x00 508B | | DMA1_C2NDTR | DMA1 number of data to transfer register (channel 2) | 0x00 | Table 9. General hardware register map (continued) | Address | Block | Register label | Register name | Reset<br>status | |---------------------------|------------|-------------------------|------------------------------------------------------|-----------------| | 0x00 508C | | DMA1_C2PARH | DMA1 peripheral address high register (channel 2) | 0x52 | | 0x00 508D | | DMA1_C2PARL | DMA1 peripheral address low register (channel 2) | 0x00 | | 0x00 508E | 1 | | Reserved area (1 byte) | | | 0x00 508F | | DMA1_C2M0ARH | DMA1 memory 0 address high register (channel 2) | 0x00 | | 0x00 5090 | | DMA1_C2M0ARL | DMA1 memory 0 address low register (channel 2) | 0x00 | | 0x00 5091<br>0x00 5092 | | | Reserved area (2 bytes) | | | 0x00 5093 | 1 | DMA1_C3CR | DMA1 channel 3 configuration register | 0x00 | | 0x00 5094 | DMA1 | DMA1_C3SPR | DMA1 channel 3 status & priority register | 0x00 | | 0x00 5095 | | DMA1_C3NDTR | DMA1 number of data to transfer register (channel 3) | 0x00 | | 0x00 5096 | | DMA1_C3PARH_<br>C3M1ARH | DMA1 peripheral address high register (channel 3) | 0x40 | | 0x00 5097 | | DMA1_C3PARL_<br>C3M1ARL | DMA1 peripheral address low register (channel 3) | 0x00 | | 0x00 5098 | | | Reserved area (1 byte) | | | 0x00 5099 | | DMA1_C3M0ARH | DMA1 memory 0 address high register (channel 3) | 0x00 | | 0x00 509A | | DMA1_C3M0ARL | DMA1 memory 0 address low register (channel 3) | 0x00 | | 0x00 509B to<br>0x00 509D | | | Reserved area (3 bytes) | | | 0x00 509E | SYSCFG | SYSCFG_RMPCR1 | Remapping register 1 | 0x00 | | 0x00 509F | 313076 | SYSCFG_RMPCR2 | Remapping register 2 | 0x00 | | 0x00 50A0 | | EXTI_CR1 | External interrupt control register 1 | 0x00 | | 0x00 50A1 | | EXTI_CR2 | External interrupt control register 2 | 0x00 | | 0x00 50A2 | ITC - EXTI | EXTI_CR3 | External interrupt control register 3 | 0x00 | | 0x00 50A3 | IIO-LXII | EXTI_SR1 | External interrupt status register 1 | 0x00 | | 0x00 50A4 | | EXTI_SR2 | External interrupt status register 2 | 0x00 | | 0x00 50A5 | | EXTI_CONF1 | External interrupt port select register 1 | 0x00 | | 0x00 50A6 | | WFE_CR1 | WFE control register 1 | 0x00 | | 0x00 50A7 | WFE | WFE_CR2 | WFE control register 2 | 0x00 | | 0x00 50A8 | | WFE_CR3 | WFE control register 3 | 0x00 | Table 9. General hardware register map (continued) | Address | Block | Register label | Register name | Reset<br>status | | |------------------------------|-------|--------------------------|-----------------------------------------|-----------------|--| | 0x00 50A9<br>to<br>0x00 50AF | | Reserved area (7 bytes) | | | | | 0x00 50B0 | ВОТ | RST_CR | Reset control register | 0x00 | | | 0x00 50B1 | RST | RST_SR | Reset status register | 0x01 | | | 0x00 50B2 | PWR | PWR_CSR1 | Power control and status register 1 | 0x00 | | | 0x00 50B3 | PWK | PWR_CSR2 | Power control and status register 2 | 0x00 | | | 0x00 50B4<br>to<br>0x00 50BF | | R | Reserved area (12 bytes) | | | | 0x00 50C0 | | CLK_DIVR | Clock master divider register | 0x03 | | | 0x00 50C1 | | CLK_CRTCR | Clock RTC register | 0x00 | | | 0x00 50C2 | | CLK_ICKR | Internal clock control register | 0x11 | | | 0x00 50C3 | | CLK_PCKENR1 | Peripheral clock gating register 1 | 0x00 | | | 0x00 50C4 | | CLK_PCKENR2 | Peripheral clock gating register 2 | 0x80 | | | 0x00 50C5 | | CLK_CCOR | Configurable clock control register | 0x00 | | | 0x00 50C6 | | CLK_ECKR | External clock control register | 0x00 | | | 0x00 50C7 | CLK | CLK_SCSR | System clock status register | 0x01 | | | 0x00 50C8 | - OLK | CLK_SWR | System clock switch register | 0x01 | | | 0x00 50C9 | | CLK_SWCR | Clock switch control register | 0bxxxx0000 | | | 0x00 50CA | | CLK_CSSR | Clock security system register | 0x00 | | | 0x00 50CB | | CLK_CBEEPR | Clock BEEP register | 0x00 | | | 0x00 50CC | | CLK_HSICALR | HSI calibration register | 0xxx | | | 0x00 50CD | | CLK_HSITRIMR | HSI clock calibration trimming register | 0x00 | | | 0x00 50CE | | CLK_HSIUNLCKR | HSI unlock register | 0x00 | | | 0x00 50CF | | CLK_REGCSR | Main regulator control status register | 0bxx11100x | | | 0x00 50D0<br>to<br>0x00 50D2 | | F | Reserved area (3 bytes) | | | | 0x00 50D3 | MANDO | WWDG_CR | WWDG control register | 0x7F | | | 0x00 50D4 | WWDG | WWDG_WR | WWDR window register | 0x7F | | | 0x00 50D5<br>to<br>00 50DF | | Reserved area (11 bytes) | | | | | 0x00 50E0 | | IWDG_KR | IWDG key register | 0xXX | | | 0x00 50E1 | IWDG | IWDG_PR | IWDG prescaler register | 0x00 | | | 0x00 50E2 | | IWDG_RLR | IWDG reload register | 0xFF | | Table 9. General hardware register map (continued) | Address | Block | Register label | Register name | Reset<br>status | |------------------------------|-------|---------------------------|--------------------------------------|---------------------| | 0x00 50E3<br>to<br>0x00 50EF | | Reserved area (13 bytes) | | | | 0x00 50F0 | | BEEP_CSR1 | BEEP control/status register 1 | 0x00 | | 0x00 50F1<br>0x00 50F2 | BEEP | | Reserved area (2 bytes) | | | 0x00 50F3 | | BEEP_CSR2 | BEEP control/status register 2 | 0x1F | | 0x00 50F4<br>to<br>0x00 513F | | R | eserved area (76 bytes) | | | 0x00 5140 | | RTC_TR1 | Time register 1 | 0x00 | | 0x00 5141 | | RTC_TR2 | Time register 2 | 0x00 | | 0x00 5142 | | RTC_TR3 | Time register 3 | 0x00 | | 0x00 5143 | | | Reserved area (1 byte) | 1 | | 0x00 5144 | | RTC_DR1 | Date register 1 | 0x01 | | 0x00 5145 | | RTC_DR2 | Date register 2 | 0x21 | | 0x00 5146 | | RTC_DR3 | Date register 3 | 0x00 | | 0x00 5147 | | | Reserved area (1 byte) | | | 0x00 5148 | | RTC_CR1 | Control register 1 | 0x00 | | 0x00 5149 | | RTC_CR2 | Control register 2 | 0x00 | | 0x00 514A | | RTC_CR3 | Control register 3 | 0x00 | | 0x00 514B | | | Reserved area (1 byte) | | | 0x00 514C | RTC | RTC_ISR1 | Initialization and status register 1 | 0x00 | | 0x00 514D | - KIC | RTC_ISR2 | Initialization and Status register 2 | 0x00 | | 0x00 514E<br>0x00 514F | | | Reserved area (2 bytes) | • | | 0x00 5150 | | RTC_SPRERH <sup>(1)</sup> | Synchronous prescaler register high | 0x00 <sup>(1)</sup> | | 0x00 5151 | | RTC_SPRERL <sup>(1)</sup> | Synchronous prescaler register low | 0xFF <sup>(1)</sup> | | 0x00 5152 | | RTC_APRER <sup>(1)</sup> | Asynchronous prescaler register | 0x7F <sup>(1)</sup> | | 0x00 5153 | | | Reserved area (1 byte) | | | 0x00 5154 | | RTC_WUTRH <sup>(1)</sup> | Wakeup timer register high | 0xFF <sup>(1)</sup> | | 0x00 5155 | | RTC_WUTRL <sup>(1)</sup> | Wakeup timer register low | 0xFF <sup>(1)</sup> | | 0x00 5156 to<br>0x00 5158 | | | Reserved area (3 bytes) | | | 0x00 5159 | | RTC_WPR | Write protection register | 0x00 | | 0x00 515A<br>0x00 515B | | | Reserved area (2 bytes) | | Table 9. General hardware register map (continued) | Address | Block | Register label | Register name | Reset status | |------------------------------|--------------------------|-------------------------|-------------------------------------|--------------| | 0x00 515C | | RTC_ALRMAR1 | Alarm A register 1 | 0x00 | | 0x00 515D | RTC | RTC_ALRMAR2 | Alarm A register 2 | 0x00 | | 0x00 515E | | RTC_ALRMAR3 | Alarm A register 3 | 0x00 | | 0x00 515F | | RTC_ALRMAR4 | Alarm A register 4 | 0x00 | | 0x00 5160 to<br>0x00 51FF | | Re | eserved area (160 bytes) | | | 0x00 5200 | | SPI1_CR1 | SPI1 control register 1 | 0x00 | | 0x00 5201 | | SPI1_CR2 | SPI1 control register 2 | 0x00 | | 0x00 5202 | | SPI1_ICR | SPI1 interrupt control register | 0x00 | | 0x00 5203 | SPI1 | SPI1_SR | SPI1 status register | 0x02 | | 0x00 5204 | SFII | SPI1_DR | SPI1 data register | 0x00 | | 0x00 5205 | | SPI1_CRCPR | SPI1 CRC polynomial register | 0x07 | | 0x00 5206 | | SPI1_RXCRCR | SPI1 Rx CRC register | 0x00 | | 0x00 5207 | | SPI1_TXCRCR | SPI1 Tx CRC register | 0x00 | | 0x00 5208<br>to<br>0x00 520F | | Reserved area (8 bytes) | | | | 0x00 5210 | | I2C1_CR1 | I2C1 control register 1 | 0x00 | | 0x00 5211 | | I2C1_CR2 | I2C1 control register 2 | 0x00 | | 0x00 5212 | | I2C1_FREQR | I2C1 frequency register | 0x00 | | 0x00 5213 | | I2C1_OARL | I2C1 own address register low | 0x00 | | 0x00 5214 | | I2C1_OARH | I2C1 own address register high | 0x00 | | 0x00 5215 | | | Reserved (1 byte) | | | 0x00 5216 | | I2C1_DR | I2C1 data register | 0x00 | | 0x00 5217 | I2C1 | I2C1_SR1 | I2C1 status register 1 | 0x00 | | 0x00 5218 | | I2C1_SR2 | I2C1 status register 2 | 0x00 | | 0x00 5219 | | I2C1_SR3 | I2C1 status register 3 | 0x0x | | 0x00 521A | | I2C1_ITR | I2C1 interrupt control register | 0x00 | | 0x00 521B | | I2C1_CCRL | I2C1 clock control register low | 0x00 | | 0x00 521C | | I2C1_CCRH | I2C1 clock control register high | 0x00 | | 0x00 521D | | I2C1_TRISER | I2C1 TRISE register | 0x02 | | 0x00 521E | | I2C1_PECR | I2C1 packet error checking register | 0x00 | | 0x00 521F<br>to<br>0x00 522F | Reserved area (17 bytes) | | | | Table 9. General hardware register map (continued) | Address | Block | Register label | Register name | Reset<br>status | |------------------------------|--------|----------------|----------------------------------------|-----------------| | 0x00 5230 | | USART1_SR | USART1 status register | 0xC0 | | 0x00 5231 | | USART1_DR | USART1 data register | undefined | | 0x00 5232 | | USART1_BRR1 | USART1 baud rate register 1 | 0x00 | | 0x00 5233 | | USART1_BRR2 | USART1 baud rate register 2 | 0x00 | | 0x00 5234 | | USART1_CR1 | USART1 control register 1 | 0x00 | | 0x00 5235 | USART1 | USART1_CR2 | USART1 control register 2 | 0x00 | | 0x00 5236 | | USART1_CR3 | USART1 control register 3 | 0x00 | | 0x00 5237 | | USART1_CR4 | USART1 control register 4 | 0x00 | | 0x00 5238 | | USART1_CR5 | USART1 control register 5 | 0x00 | | 0x00 5239 | | USART1_GTR | USART1 guard time register | 0x00 | | 0x00 523A | | USART1_PSCR | USART1 prescaler register | 0x00 | | 0x00 523B<br>to<br>0x00 524F | | F | Reserved area (21 bytes) | | | 0x00 5250 | | TIM2_CR1 | TIM2 control register 1 | 0x00 | | 0x00 5251 | | TIM2_CR2 | TIM2 control register 2 | 0x00 | | 0x00 5252 | | TIM2_SMCR | TIM2 slave mode control register | 0x00 | | 0x00 5253 | | TIM2_ETR | TIM2 external trigger register | 0x00 | | 0x00 5254 | | TIM2_DER | TIM2 DMA1 request enable register | 0x00 | | 0x00 5255 | | TIM2_IER | TIM2 interrupt enable register | 0x00 | | 0x00 5256 | | TIM2_SR1 | TIM2 status register 1 | 0x00 | | 0x00 5257 | | TIM2_SR2 | TIM2 status register 2 | 0x00 | | 0x00 5258 | | TIM2_EGR | TIM2 event generation register | 0x00 | | 0x00 5259 | | TIM2_CCMR1 | TIM2 capture/compare mode register 1 | 0x00 | | 0x00 525A | TIM2 | TIM2_CCMR2 | TIM2 capture/compare mode register 2 | 0x00 | | 0x00 525B | | TIM2_CCER1 | TIM2 capture/compare enable register 1 | 0x00 | | 0x00 525C | | TIM2_CNTRH | TIM2 counter high | 0x00 | | 0x00 525D | | TIM2_CNTRL | TIM2 counter low | 0x00 | | 0x00 525E | | TIM2_PSCR | TIM2 prescaler register | 0x00 | | 0x00 525F | | TIM2_ARRH | TIM2 auto-reload register high | 0xFF | | 0x00 5260 | | TIM2_ARRL | TIM2 auto-reload register low | 0xFF | | 0x00 5261 | | TIM2_CCR1H | TIM2 capture/compare register 1 high | 0x00 | | 0x00 5262 | | TIM2_CCR1L | TIM2 capture/compare register 1 low | 0x00 | | 0x00 5263 | | TIM2_CCR2H | TIM2 capture/compare register 2 high | 0x00 | | 0x00 5264 | | TIM2_CCR2L | TIM2 capture/compare register 2 low | 0x00 | Table 9. General hardware register map (continued) | Address | Block | Register label | Register name | Reset<br>status | | | | | |---------------------------|---------|--------------------------|----------------------------------------|-----------------|--|--|--|--| | 0x00 5265 | TIMO | TIM2_BKR | TIM2 break register | 0x00 | | | | | | 0x00 5266 | TIM2 | TIM2_OISR | TIM2 output idle state register | 0x00 | | | | | | 0x00 5267 to<br>0x00 527F | | Reserved area (25 bytes) | | | | | | | | 0x00 5280 | | TIM3_CR1 | TIM3 control register 1 | 0x00 | | | | | | 0x00 5281 | | TIM3_CR2 | TIM3 control register 2 | 0x00 | | | | | | 0x00 5282 | | TIM3_SMCR | TIM3 Slave mode control register | 0x00 | | | | | | 0x00 5283 | | TIM3_ETR | TIM3 external trigger register | 0x00 | | | | | | 0x00 5284 | | TIM3_DER | TIM3 DMA1 request enable register | 0x00 | | | | | | 0x00 5285 | | TIM3_IER | TIM3 interrupt enable register | 0x00 | | | | | | 0x00 5286 | | TIM3_SR1 | TIM3 status register 1 | 0x00 | | | | | | 0x00 5287 | | TIM3_SR2 | TIM3 status register 2 | 0x00 | | | | | | 0x00 5288 | | TIM3_EGR | TIM3 event generation register | 0x00 | | | | | | 0x00 5289 | | TIM3_CCMR1 | TIM3 capture/compare mode register 1 | 0x00 | | | | | | 0x00 528A | | TIM3_CCMR2 | TIM3 capture/compare mode register 2 | 0x00 | | | | | | 0x00 528B | TIM3 | TIM3_CCER1 | TIM3 capture/compare enable register 1 | 0x00 | | | | | | 0x00 528C | | TIM3_CNTRH | TIM3 counter high | 0x00 | | | | | | 0x00 528D | | TIM3_CNTRL | TIM3 counter low | 0x00 | | | | | | 0x00 528E | | TIM3_PSCR | TIM3 prescaler register | 0x00 | | | | | | 0x00 528F | | TIM3_ARRH | TIM3 Auto-reload register high | 0xFF | | | | | | 0x00 5290 | | TIM3_ARRL | TIM3 Auto-reload register low | 0xFF | | | | | | 0x00 5291 | | TIM3_CCR1H | TIM3 capture/compare register 1 high | 0x00 | | | | | | 0x00 5292 | | TIM3_CCR1L | TIM3 capture/compare register 1 low | 0x00 | | | | | | 0x00 5293 | | TIM3_CCR2H | TIM3 capture/compare register 2 high | 0x00 | | | | | | 0x00 5294 | | TIM3_CCR2L | TIM3 capture/compare register 2 low | 0x00 | | | | | | 0x00 5295 | | TIM3_BKR | TIM3 break register | 0x00 | | | | | | 0x00 5296 | | TIM3_OISR | TIM3 output idle state register | 0x00 | | | | | | 0x00 5297 to<br>0x00 52AF | | | Reserved area (25 bytes) | | | | | | | 0x00 52B0 | | TIM1_CR1 | TIM1 control register 1 | 0x00 | | | | | | 0x00 52B1 | | TIM1_CR2 | TIM1 control register 2 | 0x00 | | | | | | 0x00 52B2 | TIN 4.4 | TIM1_SMCR | TIM1 Slave mode control register | 0x00 | | | | | | 0x00 52B3 | TIM1 | TIM1_ETR | TIM1 external trigger register | 0x00 | | | | | | 0x00 52B4 | | TIM1_DER | TIM1 DMA1 request enable register | 0x00 | | | | | | 0x00 52B5 | | TIM1_IER | TIM1 Interrupt enable register | 0x00 | | | | | Table 9. General hardware register map (continued) | Address | Block | Register label | Register name | Reset<br>status | | | | |------------------------------|----------|--------------------------|----------------------------------------|-----------------|--|--|--| | 0x00 52B6 | | TIM1_SR1 | TIM1 status register 1 | 0x00 | | | | | 0x00 52B7 | | TIM1_SR2 | TIM1 status register 2 | 0x00 | | | | | 0x00 52B8 | | TIM1_EGR | TIM1 event generation register | 0x00 | | | | | 0x00 52B9 | | TIM1_CCMR1 | TIM1 Capture/Compare mode register 1 | 0x00 | | | | | 0x00 52BA | | TIM1_CCMR2 | TIM1 Capture/Compare mode register 2 | 0x00 | | | | | 0x00 52BB | | TIM1_CCMR3 | TIM1 Capture/Compare mode register 3 | 0x00 | | | | | 0x00 52BC | | TIM1_CCMR4 | TIM1 Capture/Compare mode register 4 | 0x00 | | | | | 0x00 52BD | | TIM1_CCER1 | TIM1 Capture/Compare enable register 1 | 0x00 | | | | | 0x00 52BE | | TIM1_CCER2 | TIM1 Capture/Compare enable register 2 | 0x00 | | | | | 0x00 52BF | | TIM1_CNTRH | TIM1 counter high | 0x00 | | | | | 0x00 52C0 | | TIM1_CNTRL | TIM1 counter low | 0x00 | | | | | 0x00 52C1 | | TIM1_PSCRH | TIM1 prescaler register high | 0x00 | | | | | 0x00 52C2 | | TIM1_PSCRL | TIM1 prescaler register low | 0x00 | | | | | 0x00 52C3 | | TIM1_ARRH | TIM1 Auto-reload register high | 0xFF | | | | | 0x00 52C4 | TIM1 | TIM1_ARRL | TIM1 Auto-reload register low | 0xFF | | | | | 0x00 52C5 | - 111011 | TIM1_RCR | TIM1 Repetition counter register | 0x00 | | | | | 0x00 52C6 | | TIM1_CCR1H | TIM1 Capture/Compare register 1 high | 0x00 | | | | | 0x00 52C7 | | TIM1_CCR1L | TIM1 Capture/Compare register 1 low | 0x00 | | | | | 0x00 52C8 | | TIM1_CCR2H | TIM1 Capture/Compare register 2 high | 0x00 | | | | | 0x00 52C9 | | TIM1_CCR2L | TIM1 Capture/Compare register 2 low | 0x00 | | | | | 0x00 52CA | | TIM1_CCR3H | TIM1 Capture/Compare register 3 high | 0x00 | | | | | 0x00 52CB | | TIM1_CCR3L | TIM1 Capture/Compare register 3 low | 0x00 | | | | | 0x00 52CC | | TIM1_CCR4H | TIM1 Capture/Compare register 4 high | 0x00 | | | | | 0x00 52CD | | TIM1_CCR4L | TIM1 Capture/Compare register 4 low | 0x00 | | | | | 0x00 52CE | | TIM1_BKR | TIM1 break register | 0x00 | | | | | 0x00 52CF | | TIM1_DTR | TIM1 dead-time register | 0x00 | | | | | 0x00 52D0 | | TIM1_OISR | TIM1 output idle state register | 0x00 | | | | | 0x00 52D1 | | TIM1_DCR1 | DMA1 control register 1 | 0x00 | | | | | 0x00 52D2 | | TIM1_DCR2 | TIM1 DMA1 control register 2 | 0x00 | | | | | 0x00 52D3 | | TIM1_DMA1R | TIM1 DMA1 address for burst mode | 0x00 | | | | | 0x00 52D4<br>to<br>0x00 52DF | | Reserved area (12 bytes) | | | | | | Table 9. General hardware register map (continued) | Address | Block | Register label | Register label Register name | | | | | |------------------------------|---------|--------------------------|-----------------------------------|------|--|--|--| | 0x00 52E0 | | TIM4_CR1 | TIM4 control register 1 | 0x00 | | | | | 0x00 52E1 | _ | TIM4_CR2 | TIM4 control register 2 | 0x00 | | | | | 0x00 52E2 | | TIM4_SMCR | TIM4 slave mode control register | 0x00 | | | | | 0x00 52E3 | | TIM4_DER | TIM4 DMA1 request enable register | 0x00 | | | | | 0x00 52E4 | TIN 4.4 | TIM4_IER | TIM4 interrupt enable register | 0x00 | | | | | 0x00 52E5 | TIM4 | TIM4_SR1 | TIM4 status register 1 | 0x00 | | | | | 0x00 52E6 | | TIM4_EGR | TIM4 event generation register | 0x00 | | | | | 0x00 52E7 | | TIM4_CNTR | TIM4 counter | 0x00 | | | | | 0x00 52E8 | | TIM4_PSCR | TIM4 prescaler register | 0x00 | | | | | 0x00 52E9 | | TIM4_ARR | TIM4 auto-reload register | 0x00 | | | | | 0x00 52EA<br>to<br>0x00 52FE | | Reserved area (21 bytes) | | | | | | | 0x00 52FF | IRTIM | IR_CR | Infrared control register | 0x00 | | | | | 0x00 5300<br>to<br>0x00 533F | | Reserved area (64 bytes) | | | | | | | 0x00 5340 | | ADC1_CR1 | ADC1 configuration register 1 | 0x00 | | | | | 0x00 5341 | | ADC1_CR2 | ADC1 configuration register 2 | 0x00 | | | | | 0x00 5342 | | ADC1_CR3 | ADC1 configuration register 3 | 0x1F | | | | | 0x00 5343 | | ADC1_SR | ADC1 status register | 0x00 | | | | | 0x00 5344 | | ADC1_DRH | ADC1 data register high | 0x00 | | | | | 0x00 5345 | | ADC1_DRL | ADC1 data register low | 0x00 | | | | | 0x00 5346 | | ADC1_HTRH | ADC1 high threshold register high | 0x0F | | | | | 0x00 5347 | | ADC1_HTRL | ADC1 high threshold register low | 0xFF | | | | | 0x00 5348 | ADC1 | ADC1_LTRH | ADC1 low threshold register high | 0x00 | | | | | 0x00 5349 | ADC1 | ADC1_LTRL | ADC1 low threshold register low | 0x00 | | | | | 0x00 534A | | ADC1_SQR1 | ADC1 channel sequence 1 register | 0x00 | | | | | 0x00 534B | | ADC1_SQR2 | ADC1 channel sequence 2 register | 0x00 | | | | | 0x00 534C | | ADC1_SQR3 | ADC1 channel sequence 3 register | 0x00 | | | | | 0x00 534D | | ADC1_SQR4 | ADC1 channel sequence 4 register | 0x00 | | | | | 0x00 534E | | ADC1_TRIGR1 | ADC1 trigger disable 1 | 0x00 | | | | | 0x00 534F | | ADC1_TRIGR2 | ADC1 trigger disable 2 | 0x00 | | | | | 0x00 5350 | | ADC1_TRIGR3 | ADC1 trigger disable 3 | 0x00 | | | | | 0x00 5351 | | ADC1_TRIGR4 | ADC1 trigger disable 4 | 0x00 | | | | Table 9. General hardware register map (continued) | Address | Block | Register label | Register name | Reset<br>status | | | | |---------------------------|-------|--------------------------|-------------------------------------------------------|-----------------|--|--|--| | 0x00 5352 to<br>0x00 537F | | Reserved area (46 bytes) | | | | | | | 0x00 5380 | | DAC_CR1 | DAC control register 1 | 0x00 | | | | | 0x00 5381 | | DAC_CR2 | DAC control register 2 | 0x00 | | | | | 0x00 5382<br>to 0x00 5383 | | | Reserved area (2 bytes) | | | | | | 0x00 5384 | | DAC_SWTRIGR | DAC software trigger register | 0x00 | | | | | 0x00 5385 | | DAC_SR | DAC status register | 0x00 | | | | | 0x00 5386 to<br>0x00 5387 | | | Reserved area (2 bytes) | | | | | | 0x00 5388 | | DAC_RDHRH | DAC right aligned data holding register high | 0x00 | | | | | 0x00 5389 | | DAC_RDHRL | DAC right aligned data holding register low | 0x00 | | | | | 0x00 538A to<br>0x00 538B | DAC | | Reserved area (2 bytes) | | | | | | 0x00 538C | | DAC_LDHRH | DAC_LDHRH DAC left aligned data holding register high | | | | | | 0x00 538D | | DAC_LDHRL | DAC_LDHRL DAC left aligned data holding register low | | | | | | 0x00 538E<br>to 0x00 538F | | Reserved area (2 bytes) | | | | | | | 0x00 5390 | | DAC_DHR8 | DAC 8-bit data holding register | 0x00 | | | | | 0x00 5391 to<br>0x00 53AB | | | Reserved area (27 bytes) | | | | | | 0x00 53AC | | DAC_DORH | DAC data output register high | 0x00 | | | | | 0x00 53AD | | DAC_DORL | DAC data output register low | 0x00 | | | | | 0x00 53AE to<br>0x00 53FF | | | Reserved area (82 bytes) | | | | | | 0x00 5400 | | LCD_CR1 | LCD control register 1 | 0x00 | | | | | 0x00 5401 | 1 | LCD_CR2 | LCD control register 2 | 0x00 | | | | | 0x00 5402 | | LCD_CR3 | LCD control register 3 | 0x00 | | | | | 0x00 5403 | LCD | LCD_FRQ | LCD frequency selection register | 0x00 | | | | | 0x00 5404 | | LCD_PM0 | LCD Port mask register 0 | 0x00 | | | | | 0x00 5405 | | LCD_PM1 | LCD_PM1 LCD Port mask register 1 | | | | | | 0x00 5406 | | LCD_PM2 | LCD Port mask register 2 | 0x00 | | | | | 0x00 5407 | | LCD_PM3 | LCD Port mask register 3 | 0x00 | | | | | 0x00 5408 to<br>0x00 540B | | | Reserved area (4 bytes) | | | | | Table 9. General hardware register map (continued) | Address | Block | Register label | Register name | Reset<br>status | | | | |---------------------------|-------|--------------------------|----------------------------------------|-----------------|--|--|--| | 0x00 540C | | LCD_RAM0 | LCD display memory 0 | 0x00 | | | | | 0x00 540D | | LCD_RAM1 | LCD display memory 1 | 0x00 | | | | | 0x00 540E | | LCD_RAM2 | LCD display memory 2 | 0x00 | | | | | 0x00 540F | | LCD_RAM3 | LCD display memory 3 | 0x00 | | | | | 0x00 5410 | | LCD_RAM4 | LCD display memory 4 | 0x00 | | | | | 0x00 5411 | | LCD_RAM5 | LCD display memory 5 | 0x00 | | | | | 0x00 5412 | LCD | LCD_RAM6 | LCD display memory 6 | 0x00 | | | | | 0x00 5413 | LCD | LCD_RAM7 | LCD display memory 7 | 0x00 | | | | | 0x00 5414 | | LCD_RAM8 | LCD display memory 8 | 0x00 | | | | | 0x00 5415 | | LCD_RAM9 | LCD display memory 9 | 0x00 | | | | | 0x00 5416 | | LCD_RAM10 | LCD display memory 10 | 0x00 | | | | | 0x00 5417 | | LCD_RAM11 | LCD display memory 11 | 0x00 | | | | | 0x00 5418 | = | LCD_RAM12 | LCD display memory 12 | 0x00 | | | | | 0x00 5419 | | LCD_RAM13 | LCD display memory 13 | 0x00 | | | | | 0x00 541A to<br>0x00 542F | | Reserved area (22 bytes) | | | | | | | 0x00 5430 | | | Reserved area (1 byte) | 0x00 | | | | | 0x00 5431 | | RI_ICR1 | Timer input capture routing register 1 | 0x00 | | | | | 0x00 5432 | | RI_ICR2 | Timer input capture routing register 2 | 0x00 | | | | | 0x00 5433 | | RI_IOIR1 | I/O input register 1 | undefined | | | | | 0x00 5434 | | RI_IOIR2 | I/O input register 2 | undefined | | | | | 0x00 5435 | | RI_IOIR3 | I/O input register 3 | undefined | | | | | 0x00 5436 | | RI_IOCMR1 | I/O control mode register 1 | 0x00 | | | | | 0x00 5437 | RI | RI_IOCMR2 | I/O control mode register 2 | 0x00 | | | | | 0x00 5438 | KI | RI_IOCMR3 | I/O control mode register 3 | 0x00 | | | | | 0x00 5439 | | RI_IOSR1 | I/O switch register 1 | 0x00 | | | | | 0x00 543A | | RI_IOSR2 | I/O switch register 2 | 0x00 | | | | | 0x00 543B | | RI_IOSR3 | I/O switch register 3 | 0x00 | | | | | 0x00 543C | | RI_IOGCR | I/O group control register | 0x3F | | | | | 0x00 543D | | RI_ASCR1 | Analog switch register 1 | 0x00 | | | | | 0x00 543E | | RI_ASCR2 | Analog switch register 2 | 0x00 | | | | | 0x00 543F | | RI_RCR | Resistor control register 1 | 0x00 | | | | Table 9. General hardware register map (continued) | Address | Block | Register label Register name | | Reset<br>status | |-----------|-------|------------------------------|------------------------------------------|-----------------| | 0x00 5440 | | COMP_CSR1 | Comparator control and status register 1 | 0x00 | | 0x00 5441 | | COMP_CSR2 | Comparator control and status register 2 | 0x00 | | 0x00 5442 | COMP | COMP_CSR3 | Comparator control and status register 3 | 0x00 | | 0x00 5443 | | COMP_CSR4 | Comparator control and status register 4 | 0x00 | | 0x00 5444 | | COMP_CSR5 | Comparator control and status register 5 | 0x00 | <sup>1.</sup> These registers are not impacted by a system reset. They are reset at power-on. Table 10. CPU/SWIM/debug module/interrupt controller registers | Address | Block | Register Label | Register Name | Reset<br>Status | | | |------------------------------|--------------------|--------------------------|----------------------------------------|-----------------|--|--| | 0x00 7F00 | | Α | Accumulator | 0x00 | | | | 0x00 7F01 | | PCE | Program counter extended | 0x00 | | | | 0x00 7F02 | | PCH | Program counter high | 0x00 | | | | 0x00 7F03 | | PCL | Program counter low | 0x00 | | | | 0x00 7F04 | | XH | X index register high | 0x00 | | | | 0x00 7F05 | CPU <sup>(1)</sup> | XL | X index register low | 0x00 | | | | 0x00 7F06 | | YH | Y index register high | 0x00 | | | | 0x00 7F07 | | YL | Y index register low | 0x00 | | | | 0x00 7F08 | | SPH | Stack pointer high | 0x03 | | | | 0x00 7F09 | | SPL | Stack pointer low | 0xFF | | | | 0x00 7F0A | | CCR | Condition code register | 0x28 | | | | 0x00 7F0B to<br>0x00 7F5F | | Reserved area (85 bytes) | | | | | | 0x00 7F60 | CPU | CFG_GCR | Global configuration register | 0x00 | | | | 0x00 7F70 | | ITC_SPR1 | Interrupt Software priority register 1 | 0xFF | | | | 0x00 7F71 | | ITC_SPR2 | Interrupt Software priority register 2 | 0xFF | | | | 0x00 7F72 | | ITC_SPR3 | Interrupt Software priority register 3 | 0xFF | | | | 0x00 7F73 | ITC-SPR | ITC_SPR4 | Interrupt Software priority register 4 | 0xFF | | | | 0x00 7F74 | 110-3PR | ITC_SPR5 | Interrupt Software priority register 5 | 0xFF | | | | 0x00 7F75 | | ITC_SPR6 | Interrupt Software priority register 6 | 0xFF | | | | 0x00 7F76 | | ITC_SPR7 | Interrupt Software priority register 7 | 0xFF | | | | 0x00 7F77 | | ITC_SPR8 | Interrupt Software priority register 8 | 0xFF | | | | 0x00 7F78<br>to<br>0x00 7F79 | | | Reserved area (2 bytes) | • | | | Table 10. CPU/SWIM/debug module/interrupt controller registers (continued) | Address | Block | Register Label | Register Name | Reset<br>Status | | | | | | |------------------------------|---------|--------------------------|-------------------------------------------|-----------------|--|--|--|--|--| | 0x00 7F80 | SWIM | SWIM_CSR | SWIM_CSR SWIM control status register | | | | | | | | 0x00 7F81<br>to<br>0x00 7F8F | | Reserved area (15 bytes) | | | | | | | | | 0x00 7F90 | | DM_BK1RE | DM breakpoint 1 register extended byte | 0xFF | | | | | | | 0x00 7F91 | | DM_BK1RH | DM breakpoint 1 register high byte | 0xFF | | | | | | | 0x00 7F92 | | DM_BK1RL | DM breakpoint 1 register low byte | 0xFF | | | | | | | 0x00 7F93 | | DM_BK2RE | DM breakpoint 2 register extended byte | 0xFF | | | | | | | 0x00 7F94 | | DM_BK2RH | DM breakpoint 2 register high byte | 0xFF | | | | | | | 0x00 7F95 | DM | DM_BK2RL | DM breakpoint 2 register low byte | 0xFF | | | | | | | 0x00 7F96 | | DM_CR1 | DM Debug module control register 1 | 0x00 | | | | | | | 0x00 7F97 | | DM_CR2 | DM Debug module control register 2 | 0x00 | | | | | | | 0x00 7F98 | | DM_CSR1 | DM Debug module control/status register 1 | 0x10 | | | | | | | 0x00 7F99 | DM_CSR2 | | DM Debug module control/status register 2 | 0x00 | | | | | | | 0x00 7F9A | | DM_ENFCTR | DM enable function register | 0xFF | | | | | | | 0x00 7F9B<br>to<br>0x00 7F9F | | | Reserved area (5 bytes) | • | | | | | | <sup>1.</sup> Accessible by debug module only # 6 Interrupt vector mapping Table 11. Interrupt mapping | IRQ<br>No. | Source<br>block | Description | Wakeup<br>from Halt<br>mode | Wakeup<br>from<br>Active-halt<br>mode | Wakeup<br>from Wait<br>(WFI<br>mode) | Wakeup<br>from Wait<br>(WFE<br>mode) <sup>(1)</sup> | Vector<br>address | |------------|---------------------------------|----------------------------------------------------------------------|-----------------------------|---------------------------------------|--------------------------------------|-----------------------------------------------------|-------------------| | - | RESET | Reset | Yes | Yes | Yes | Yes | 0x00 8000 | | - | TRAP | Software interrupt | - | - | - | - | 0x00 8004 | | 0 | | | Reserved | | | | 0x00 8008 | | 1 | FLASH | Flash end of programming/write attempted to protected page interrupt | - | - | Yes | Yes | 0x00 800C | | 2 | DMA1 0/1 | DMA1 channels 0/1 half transaction/transaction complete interrupt | - | - | Yes | Yes | 0x00 8010 | | 3 | DMA1 2/3 | DMA1 channels 2/3 half transaction/transaction complete interrupt | - | - | Yes | Yes | 0x00 8014 | | 4 | RTC | RTC alarm A/<br>wakeup/tamper 1/<br>tamper 2/tamper 3 | Yes | Yes | Yes | Yes | 0x00 8018 | | 5 | EXTI E/F/<br>PVD <sup>(2)</sup> | External interrupt port E/F<br>PVD interrupt | Yes | Yes | Yes | Yes | 0x00 801C | | 6 | EXTIB/G | External interrupt port B/G | Yes | Yes | Yes | Yes | 0x00 8020 | | 7 | EXTID/H | External interrupt port D/H | Yes | Yes | Yes | Yes | 0x00 8024 | | 8 | EXTI0 | External interrupt 0 | Yes | Yes | Yes | Yes | 0x00 8028 | | 9 | EXTI1 | External interrupt 1 | Yes | Yes | Yes | Yes | 0x00 802C | | 10 | EXTI2 | External interrupt 2 | Yes | Yes | Yes | Yes | 0x00 8030 | | 11 | EXTI3 | External interrupt 3 | Yes | Yes | Yes | Yes | 0x00 8034 | | 12 | EXTI4 | External interrupt 4 | Yes | Yes | Yes | Yes | 0x00 8038 | | 13 | EXTI5 | External interrupt 5 | Yes | Yes | Yes | Yes | 0x00 803C | | 14 | EXTI6 | External interrupt 6 | Yes | Yes | Yes | Yes | 0x00 8040 | | 15 | EXTI7 | External interrupt 7 | Yes | Yes | Yes | Yes | 0x00 8044 | | 16 | LCD | LCD interrupt | - | - | Yes | Yes | 0x00 8048 | | 17 | CLK/TIM1/<br>DAC | CLK system clock switch/<br>CSS interrupt/<br>TIM1 Break/DAC | - | - | Yes | Yes | 0x00 804C | Table 11. Interrupt mapping (continued) | | rable 11 interrupt mapping (continued) | | | | | | | | |------------|----------------------------------------|---------------------------------------------------------------------------------------------------------|-----------------------------|---------------------------------------|--------------------------------------|-----------------------------------------------------|-------------------|--| | IRQ<br>No. | Source<br>block | Description | Wakeup<br>from Halt<br>mode | Wakeup<br>from<br>Active-halt<br>mode | Wakeup<br>from Wait<br>(WFI<br>mode) | Wakeup<br>from Wait<br>(WFE<br>mode) <sup>(1)</sup> | Vector<br>address | | | 18 | COMP1/<br>COMP2/<br>ADC1 | COMP1 interrupt/<br>COMP2 interrupt<br>ADC1 end of conversion/<br>analog watchdog/<br>overrun interrupt | Yes | Yes | Yes | Yes | 0x00 8050 | | | 19 | TIM2 | TIM2 update/overflow/<br>trigger/break interrupt | - | - | Yes | Yes | 0x00 8054 | | | 20 | TIM2 | TIM2 capture/compare interrupt | - | - | Yes | Yes | 0x00 8058 | | | 21 | TIM3 | TIM3 update /overflow/<br>trigger/break interrupt | - | - | Yes | Yes | 0x00 805C | | | 22 | TIM3 | TIM3 capture/compare interrupt | - | - | Yes | Yes | 0x00 8060 | | | 23 | TIM1 | TIM1 update /overflow/<br>trigger/COM | - | - | - | Yes | 0x00 8064 | | | 24 | TIM1 | TIM1 capture/compare interrupt | - | - | - | Yes | 0x00 8068 | | | 25 | TIM4 | TIM4 update /overflow/<br>trigger interrupt | - | - | Yes | Yes | 0x00 806C | | | 26 | SPI1 | SPI TX buffer empty/RX<br>buffer not<br>empty/error/wakeup<br>interrupt | Yes | Yes | Yes | Yes | 0x00 8070 | | | 27 | USART1 | USART1 transmit data register empty/ transmission complete interrupt | - | - | Yes | Yes | 0x00 8074 | | | 28 | USART 1 | USART1 received data ready/overrun error/ idle line detected/parity error/global error interrupt | - | - | Yes | Yes | 0x00 8078 | | | 29 | I <sup>2</sup> C1 | I <sup>2</sup> C1 interrupt <sup>(3)</sup> | Yes | Yes | Yes | Yes | 0x00 807C | | | | | | | | | | | | The Low power wait mode is entered when executing a WFE instruction in Low power run mode. In WFE mode, the interrupt is served if it has been previously enabled. After processing the interrupt, the processor goes back to WFE mode. When the interrupt is configured as a wakeup event, the CPU wakes up and resumes processing. <sup>2.</sup> The interrupt from PVD is logically OR-ed with Port E and F interrupts. Register EXTI\_CONF allows to select between Port E and Port F interrupt (see External interrupt port select register (EXTI\_CONF) in STM8L051/L052 Value Line, STM8L151/L152, STM8L162, STM8AL31, STM8AL3L MCU lines reference manual (RM0031). <sup>3.</sup> The device is woken up from Halt or Active-halt mode only when the address received matches the interface address. ## 7 Option bytes Option bytes contain configurations for device hardware features as well as the memory protection of the device. They are stored in a dedicated memory block. All option bytes can be modified in ICP mode (with SWIM) by accessing the EEPROM address. See *Table 12* for details on option byte addresses. The option bytes can also be modified 'on the fly' by the application in IAP mode, except for the ROP, and UBC values which can only be taken into account when they are modified in ICP mode (with the SWIM). Refer to the STM8L15x/STM8L16x Flash programming manual (PM0054) and STM8 SWIM and Debug Manual (UM0320) for information on SWIM programming procedures. Table 12. Option byte addresses | Address | Option hyte | | Option bits | | | | | | | | Factory default | |-----------|------------------------------------------------------------------------------|---------------|-------------------------|---------------------------|------|----------|-----------|-------------|---------|------|-----------------| | Address | Option name | byte<br>No. | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | setting | | 0x00 4800 | Read-out<br>protection<br>(ROP) | ОРТ0 | | ROP[7:0] | | | | | 0xAA | | | | 0x00 4802 | UBC (User<br>Boot code size) | OPT1 | | UBC[7:0] | | | | 0x00 | | | | | 0x00 4807 | | | | Reserved | | | | | 0x00 | | | | 0x00 4808 | Independent<br>watchdog<br>option | OPT3<br>[3:0] | | Reserved | | Reserved | | IWDG<br>_HW | 0x00 | | | | 0x00 4809 | Number of<br>stabilization<br>clock cycles for<br>HSE and LSE<br>oscillators | OPT4 | | Reserved LSECNT[1:0] HSEC | | | | HSECI | NT[1:0] | 0x00 | | | 0x00 480A | Brownout reset (BOR) | OPT5<br>[3:0] | Reserved BOR_TH BOR _ON | | 0x01 | | | | | | | | 0x00 480B | Bootloader | OPTBL | OPTRI (45 c) | | | 0x00 | | | | | | | 0x00 480C | option bytes<br>(OPTBL) | [15:0] | | | | OI | PTBL[15:0 | וי | | | 0x00 | Table 13. Option byte description | | Table 13. Option byte description | |-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Option byte no. | Option description | | OPT0 | ROP[7:0] Memory readout protection (ROP) 0xAA: Disable readout protection (write access via SWIM protocol) Refer to Readout protection section in STM8L05xx, STM8L15xx, STM8L162x, STM8AL31xx, STM8AL3Lxx, STM8AL31Exx and STM8AL3LExx MCU families reference manual (RM0031). | | OPT1 | UBC[7:0] Size of the user boot code area 0x00: No UBC 0x01: the UBC contains only the interrupt vectors. 0x02: Page 0 and 1 reserved for the UBC and read/write protected. Page 0 contains only the interrupt vectors. 0x03: Page 0 to 2 reserved for UBC, memory write-protected. 0xFF: Page 0 to 254 reserved for the UBC, memory write-protected. Refer to User boot code section in STM8L05xx, STM8L15xx, STM8L162x, STM8AL31xx, STM8AL31xx, STM8AL31Exx and STM8AL3LExx MCU families reference manual (RM0031). | | OPT2 | Reserved | | | IWDG_HW: Independent watchdog 0: Independent watchdog activated by software 1: Independent watchdog activated by hardware | | OPT3 | IWDG_HALT: Independent watchdog off in Halt/Active-halt 0: Independent watchdog continues running in Halt/Active-halt mode 1: Independent watchdog stopped in Halt/Active-halt mode | | 0113 | WWDG_HW: Window watchdog 0: Window watchdog activated by software 1: Window watchdog activated by hardware | | | WWDG_HALT: Window window watchdog reset on Halt/Active-halt 0: Window watchdog stopped in Halt mode 1: Window watchdog generates a reset when MCU enters Halt mode | | OPT4 | HSECNT: Number of HSE oscillator stabilization clock cycles 0x00 - 1 clock cycle 0x01 - 16 clock cycles 0x10 - 512 clock cycles 0x11 - 4096 clock cycles | | | LSECNT: Number of LSE oscillator stabilization clock cycles 0x00 - 1 clock cycle 0x01 - 16 clock cycles 0x10 - 512 clock cycles 0x11 - 4096 clock cycles Refer to Table 33: LSE oscillator characteristics | Table 13. Option byte description (continued) | Option byte no. | Option description | |-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | OPT5 | BOR_ON: 0: Brownout reset off 1: Brownout reset on | | | <b>BOR_TH[3:1]</b> : Brownout reset thresholds. Refer to <i>Table 20</i> for details on the thresholds according to the value of BOR_TH bits. | | OPTBL | OPTBL[15:0]: This option is checked by the boot ROM code after reset. Depending on the content of addresses Ox00 480B, Ox00 480C and 0x8000 (reset vector) the CPU jumps to the bootloader or to the reset vector. Refer to the UM0560 bootloader user manual for more details. | ## 8 Unique ID The devices feature a 96-bit unique device identifier which provides a reference number that is unique for any device and in any context. The 96 bits of the identifier can never be altered by the user. The unique device identifier can be read in single bytes and may then be concatenated using a custom algorithm. The unique device identifier is ideally suited: - For use as serial numbers - For use as security keys to increase the code security in the program memory while using and combining this unique ID with software cryptographic primitives and protocols before programming the internal memory. - To activate secure boot processes Table 14. Unique ID registers (96 bits) | A -1 -1 | Content | | | | Uniq | ue ID bits | 6 | | | |---------|------------------|---------------------------------------|-------------|---|------|------------|---|---|---| | Address | description | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 0x4926 | X co-ordinate on | | | | U_ | ID[7:0] | | | | | 0x4927 | the wafer | | | | U_ | ID[15:8] | | | | | 0x4928 | Y co-ordinate on | | | | U_I | D[23:16] | | | | | 0x4929 | the wafer | | | | U_I | D[31:24] | | | | | 0x492A | Wafer number | | U_ID[39:32] | | | | | | | | 0x492B | | | | | U_I | D[47:40] | | | | | 0x492C | | | | | U_I | D[55:48] | | | | | 0x492D | | | | | U_I | D[63:56] | | | | | 0x492E | Lot number | | | | U_I | D[71:64] | | | | | 0x492F | | U_ID[79:72] U_ID[87:80] U_ID[95:88] | | | | | | | | | 0x4930 | | | | | | | | | | | 0x4931 | | | | | | | | | | ## 9 Electrical parameters #### 9.1 Parameter conditions Unless otherwise specified, all voltages are referred to V<sub>SS</sub>. #### 9.1.1 Minimum and maximum values Unless otherwise specified the minimum and maximum values are guaranteed in the worst conditions of ambient temperature, supply voltage and frequencies by tests in production on 100% of the devices with an ambient temperature at $T_A = -40$ °C, $T_A = 25$ °C, and $T_A = T_A max$ (given by the selected temperature range). Data based on characterization results, design simulation and/or technology characteristics are indicated in the table footnotes and are not tested in production. #### 9.1.2 Typical values Unless otherwise specified, typical data are based on $T_A$ = 25 °C, $V_{DD}$ = 3 V. They are given only as design guidelines and are not tested. Typical ADC and DAC accuracy values are determined by characterization of a batch of samples from a standard diffusion lot over the full temperature range. ### 9.1.3 Typical curves Unless otherwise specified, all typical curves are given only as design guidelines and are not tested. #### 9.1.4 Loading capacitor The loading conditions used for pin parameter measurement are shown in Figure 10. Figure 10. Pin loading conditions 60/123 #### 9.1.5 Pin input voltage The input voltage measurement on a pin of the device is described in Figure 11. Figure 11. Pin input voltage ## 9.2 Absolute maximum ratings Stresses above the absolute maximum ratings listed in *Table 15: Voltage characteristics*, *Table 16: Current characteristics* and *Table 17: Thermal characteristics* may cause permanent damage to the device. These are stress ratings only and a functional operation of the device at these conditions is not implied. Exposure to maximum rating conditions for extended periods may affect the device's reliability. The device's mission profile (application conditions) is compliant with the JEDEC JESD47 qualification standard, extended mission profiles are available on demand. | Symbol | Ratings | Min | Max | Unit | |-----------------------------------|-----------------------------------------------------------------------------------|-------------------------------------------------------------------------|-----------------------|------| | V <sub>DD</sub> - V <sub>SS</sub> | External supply voltage (including $V_{DDA}$ and $V_{DD2}$ ) <sup>(1)</sup> | - 0.3 | 4.0 | | | | Input voltage on true open-drain pins (PC0 and PC1) | | V <sub>DD</sub> + 4.0 | | | V <sub>IN</sub> <sup>(2)</sup> | Input voltage on five-volt tolerant (FT) pins (PA7 and PE0) V <sub>SS</sub> - 0.3 | | V <sub>DD</sub> + 4.0 | V | | | Input voltage on 3.6 V tolerant (TT) pins | | 4.0 | | | | Input voltage on any other pin | | 4.0 | | | V <sub>ESD</sub> | Electrostatic discharge voltage | see Absolute maximum<br>ratings (electrical sensitivity)<br>on page 106 | | V | Table 15. Voltage characteristics 2. $V_{IN}$ maximum must always be respected. Refer to *Table 16* for maximum allowed injected current values. DocID18474 Rev 8 <sup>1.</sup> All power ( $V_{DD1}$ , $V_{DD2}$ , $V_{DDA}$ ) and ground ( $V_{SS1}$ , $V_{SS2}$ , $V_{SSA}$ ) pins must always be connected to the external power supply. **Table 16. Current characteristics** | Symbol | Ratings | Max. | Unit | |------------------------|-------------------------------------------------------------------------------|--------|------| | I <sub>VDD</sub> | Total current into V <sub>DD</sub> power line (source) | 80 | | | I <sub>VSS</sub> | Total current out of V <sub>SS</sub> ground line (sink) | 80 | | | | Output current sunk by IR_TIM pin (with high sink LED driver capability) | 80 | | | I <sub>IO</sub> | Output current sunk by any other I/O and control pin | 25 | | | | Output current sourced by any I/Os and control pin | - 25 | mA | | | Injected current on true open-drain pins (PC0 and PC1) <sup>(1)</sup> | - 5/+0 | IIIA | | la | Injected current on five-volt tolerant (FT) pins (PA7 and PE0) <sup>(1)</sup> | - 5/+0 | | | INJ(PIN) | Injected current on 3.6 V tolerant (TT) pins <sup>(1)</sup> | - 5/+0 | | | | Injected current on any other pin <sup>(2)</sup> | - 5/+5 | | | ΣI <sub>INJ(PIN)</sub> | Total injected current (sum of all I/O and control pins) <sup>(3)</sup> | ± 25 | | Positive injection is not possible on these I/Os. A negative injection is induced by V<sub>IN</sub><V<sub>SS</sub>. I<sub>INJ(PIN)</sub> must never be exceeded. Refer to Table 15 for maximum allowed input voltage values. **Table 17. Thermal characteristics** | Symbol | Ratings | Value | Unit | |------------------|------------------------------|-------------|------| | T <sub>STG</sub> | Storage temperature range | -65 to +150 | °C | | TJ | Maximum junction temperature | 150 | C | Table 18. Operating lifetime (OLF)<sup>(1)</sup> | Symbol | Ratings | Value | Unit | |--------|------------------------|---------------|---------| | OLF | Conforming to AEC-Q100 | -40 to 125 °C | Grade 1 | 1. For detailed mission profile analysis, please contact the local ST Sales Office. <sup>2.</sup> A positive injection is induced by V<sub>IN</sub>>V<sub>DD</sub> while a negative injection is induced by V<sub>IN</sub><V<sub>SS</sub>. I<sub>INJ(PIN)</sub> must never be exceeded. Refer to *Table 15* for maximum allowed input voltage values. <sup>3.</sup> When several inputs are submitted to a current injection, the maximum ΣI<sub>INJ(PIN)</sub> is the absolute sum of the positive and negative injected currents (instantaneous values). ## 9.3 Operating conditions Subject to general operating conditions for $V_{DD}$ and $T_{A}$ . ### 9.3.1 General operating conditions Table 19. General operating conditions | Symbol | Parameter | С | Min | Max | Unit | | |------------------------------------|----------------------------------------------------------------------------------------|-----------------------------------------------------|----------------------------------------------|---------------------|------|------| | f <sub>SYSCLK</sub> <sup>(1)</sup> | System clock frequency | 1.65 V ≤ V <sub>DD</sub> < 3.6 V | | 0 | 16 | MHz | | V <sub>DD</sub> | Standard operating voltage | | - | 1.65 <sup>(2)</sup> | 3.6 | V | | V | Analog operating | ADC and DAC not used | Must be at the same | 1.65 <sup>(2)</sup> | 3.6 | V | | $V_{\mathrm{DDA}}$ | voltage | ADC and DAC used | potential as V <sub>DD</sub> | 1.8 | 3.6 | V | | | Power dissipation at T <sub>A</sub> = 85 °C for suffix A devices Power dissipation at | LQFP48 | | - | 288 | | | | | LQFP32 | | - | 288 | ı | | P <sub>D</sub> <sup>(3)</sup> | | VFQFPN32 | | - | 322 | > | | PD(°) | | LQFP48 | | - | 77 | - mW | | | T <sub>A</sub> = 125 °C for suffix C | LQFP32 | | - | 85 | | | | devices | VFQFPN32 | | - | 80 | | | т | To you a wate was wall as | 1.65 V ≤ V <sub>DD</sub> < 3.6 V (A suffix version) | | -40 | 85 | °C | | $T_A$ | Temperature range | 1.65 V ≤ V <sub>DD</sub> < 3.6 V (C suffix version) | | -40 | 125 | | | т | Junction temperature | | S ≤ T <sub>A</sub> < 85 °C<br>uffix version) | -40 | 105 | °C | | $T_J$ | range | | ≤ T <sub>A</sub> < 125 °C<br>uffix version) | -40 | 130 | | <sup>1.</sup> $f_{SYSCLK} = f_{CPU}$ ## 9.3.2 Embedded reset and power control block characteristics Table 20. Embedded reset and power control block characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | | |-------------------|--------------------------------|------------------------|-------------------|-----|------------------|-------|--| | t | V <sub>DD</sub> rise time rate | BOR detector enabled | 0 <sup>(1)</sup> | - | <sub>∞</sub> (1) | μs/V | | | t <sub>VDD</sub> | V <sub>DD</sub> fall time rate | BOR detector enabled | 20 <sup>(1)</sup> | - | <sub>∞</sub> (1) | μ5/ ν | | | t <sub>TEMP</sub> | Reset release delay | V <sub>DD</sub> rising | - | 3 | - | ms | | <sup>2. 1.8</sup> V at power-up, 1.65 V at power-down if BOR is disabled <sup>3.</sup> To calculate $P_{Dmax}(T_A)$ , use the formula $P_{Dmax}=(T_{Jmax}-T_A)/\Theta_{JA}$ with $T_{Jmax}$ in this table and $\Theta_{JA}$ in "Thermal characteristics" table. Table 20. Embedded reset and power control block characteristics (continued) | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-------------------|-----------------------------|--------------|---------------------|------|---------------------|------| | V <sub>PDR</sub> | Power-down reset threshold | Falling edge | 1.30 | 1.50 | 1.65 <sup>(2)</sup> | | | | Brown-out reset threshold 0 | Falling edge | 1.45 | 1.70 | 1.74 <sup>(2)</sup> | | | $V_{BOR0}$ | (BOR_TH[2:0]=000) | Rising edge | 1.69 <sup>(2)</sup> | 1.75 | 1.80 | | | W | Brown-out reset threshold 1 | Falling edge | 1.75 | 1.93 | 1.97 <sup>(2)</sup> | | | V <sub>BOR1</sub> | (BOR_TH[2:0]=001) | Rising edge | 1.96 <sup>(2)</sup> | 2.04 | 2.23 | | | V | Brown-out reset threshold 2 | Falling edge | 2.10 | 2.30 | 2.35 <sup>(2)</sup> | | | $V_{BOR2}$ | (BOR_TH[2:0]=010) | Rising edge | 2.31 <sup>(2)</sup> | 2.41 | 2.61 | | | V | Brown-out reset threshold 3 | Falling edge | 2.35 | 2.55 | 2.60 <sup>(2)</sup> | | | $V_{BOR3}$ | (BOR_TH[2:0]=011) | Rising edge | 2.54 <sup>(2)</sup> | 2.66 | 2.86 | | | V | Brown-out reset threshold 4 | Falling edge | 2.59 | 2.80 | 2.85 <sup>(2)</sup> | | | $V_{BOR4}$ | (BOR_TH[2:0]=100) | Rising edge | 2.78 <sup>(2)</sup> | 2.90 | 3.09 | | | W | PVD threshold 0 | Falling edge | 1.75 | 1.84 | 1.88 <sup>(2)</sup> | | | $V_{PVD0}$ | | Rising edge | 1.88 <sup>(2)</sup> | 1.94 | 2.15 | V | | V | PVD threshold 1 | Falling edge | 1.95 | 2.04 | 2.09 <sup>(2)</sup> | | | V <sub>PVD1</sub> | PVD tilleshold i | Rising edge | 2.08 <sup>(2)</sup> | 2.14 | 2.35 | | | W | PVD threshold 2 | Falling edge | 2.14 | 2.24 | 2.28 <sup>(2)</sup> | | | $V_{PVD2}$ | PVD tilleshold 2 | Rising edge | 2.28 <sup>(2)</sup> | 2.34 | 2.56 | | | W | PVD threshold 3 | Falling edge | 2.33 | 2.44 | 2.48 <sup>(2)</sup> | | | $V_{PVD3}$ | PVD tillesiloid 3 | Rising edge | 2.47 <sup>(2)</sup> | 2.54 | 2.75 | | | M | PVD threshold 4 | Falling edge | 2.52 | 2.64 | 2.69 <sup>(2)</sup> | | | $V_{PVD4}$ | PVD tilleshold 4 | Rising edge | 2.68 <sup>(2)</sup> | 2.74 | 2.88 | | | \/ | D\/D throohold F | Falling edge | 2.71 | 2.83 | 2.88 <sup>(2)</sup> | | | $V_{PVD5}$ | PVD threshold 5 | Rising edge | 2.87 <sup>(2)</sup> | 2.94 | 3.15 | | | V | PVD threshold 6 | Falling edge | 2.91 | 3.05 | 3.09 <sup>(2)</sup> | | | V <sub>PVD6</sub> | L AD IIII GOIIOIO O | Rising edge | 3.08 <sup>(2)</sup> | 3.15 | 3.35 | | <sup>1.</sup> Guaranteed by design. <sup>2.</sup> Guaranteed by characterization results. Figure 12. POR/BOR thresholds ## 9.3.3 Supply current characteristics #### **Total current consumption** The MCU is placed under the following conditions: - $\bullet$ All I/O pins in input mode with a static value at $V_{DD}$ or $V_{SS}$ (no load) - All peripherals are disabled except if explicitly mentioned. General conditions for $V_{DD}$ apply, $T_A$ = -40 °C to 125 °C. Table 21. Total current consumption in Run mode | Symbol | Parameter | | Conditions | | Тур | Max | Unit | |----------------------|-------------------------|--------------------|----------------------------------------|-------------------------------------|--------------------------|---------------------|---------------------| | | | | | f <sub>CPU</sub> = 125 kHz | 0.40 | 0.55 <sup>(3)</sup> | | | | | | | f <sub>CPU</sub> = 1 MHz | 0.50 | 0.65 <sup>(3)</sup> | | | | | | HSI RC osc.<br>(16 MHz) <sup>(2)</sup> | f <sub>CPU</sub> = 4 MHz | 0.75 | 1.00 <sup>(3)</sup> | | | | | | (10 111112) | f <sub>CPU</sub> = 8 MHz | 1.10 | 1.40 <sup>(3)</sup> | | | | | All | | f <sub>CPU</sub> = 16 MHz | 1.85 | 2.35 | | | | Supply current in | OFF, code | · | f <sub>CPU</sub> = 125 kHz | 0.05 | 0.10 <sup>(3)</sup> | mA | | I <sub>DD(RUN)</sub> | | | | clock | f <sub>CPU</sub> = 1 MHz | 0.20 | 0.25 <sup>(3)</sup> | | DD(NON) | run mode <sup>(1)</sup> | | | | f <sub>CPU</sub> = 4 MHz | 0.55 | 0.75 <sup>(3)</sup> | | | | 1.65 V to | | f <sub>CPU</sub> = 8 MHz | 1.00 | 1.25 <sup>(3)</sup> | | | | | 3.6 V | | f <sub>CPU</sub> = 16 MHz | 1.90 | 2.30 <sup>(3)</sup> | | | | | LSE external clock | LSI RC osc.<br>(typ. 38 kHz) | f <sub>CPU</sub> = f <sub>LSI</sub> | 40 | 50 <sup>(3)</sup> | | | | | | LSE external<br>clock<br>(32.768 kHz) | f <sub>CPU</sub> = f <sub>LSE</sub> | 40 | 60 <sup>(3)</sup> | μA | | Symbol | Parameter | | Conditions | | Тур | Max | Unit | | |----------------------|----------------|--------------------------------------|--------------------------------------------------------------|-------------------------------------|--------------------------|---------------------|---------------------|--| | | | | | f <sub>CPU</sub> = 125 kHz | 0.45 | 0.60 <sup>(3)</sup> | | | | | | | | f <sub>CPU</sub> = 1 MHz | 0.60 | 0.85 <sup>(3)</sup> | | | | | | | HSI RC<br>osc. <sup>(5)</sup> | f <sub>CPU</sub> = 4 MHz | 1.10 | 1.45 <sup>(3)</sup> | | | | | | | 000. | f <sub>CPU</sub> = 8 MHz | 1.90 | 2.40 <sup>(3)</sup> | | | | | | All | | f <sub>CPU</sub> = 16 MHz | 3.80 | 4.90 | A | | | | Supply current | peripherals<br>OFF, code<br>executed | HSE external clock (f <sub>CPU</sub> =f <sub>HSE</sub> ) (4) | f <sub>CPU</sub> = 125 kHz | 0.30 | 0.45 <sup>(3)</sup> | mA | | | I <sub>DD(RUN)</sub> | | | | f <sub>CPU</sub> = 1 MHz | 0.40 | 0.55 <sup>(3)</sup> | | | | יסט(אטא) | in Run<br>mode | from Flash,<br>V <sub>DD</sub> from | | | f <sub>CPU</sub> = 4 MHz | 1.15 | 1.50 <sup>(3)</sup> | | | | | 1.65 V to | | f <sub>CPU</sub> = 8 MHz | 2.15 | 2.75 <sup>(3)</sup> | | | | | | 3.6 V | | f <sub>CPU</sub> = 16 MHz | 4.00 | 4.75 <sup>(3)</sup> | | | | | | | LSI RC osc. | f <sub>CPU</sub> = f <sub>LSI</sub> | 100 | 150 <sup>(3)</sup> | | | | | | | LSE external<br>clock<br>(32.768<br>kHz) <sup>(6)</sup> | f <sub>CPU</sub> = f <sub>LSE</sub> | 100 | 120 <sup>(3)</sup> | μΑ | | Table 21. Total current consumption in Run mode (continued) 577 <sup>1.</sup> CPU executing typical data processing <sup>2.</sup> The run from RAM consumption can be approximated with the linear formula: $I_{DD}(run\_from\_RAM)$ = Freq \* 90 $\mu A/MHz$ + 400 $\mu A$ <sup>3.</sup> Guaranteed by characterization results. Oscillator bypassed (HSEBYP = 1 in CLK\_ECKCR). When configured for external crystal, the HSE consumption (I<sub>DD HSE</sub>) must be added. Refer to *Table 32*. <sup>5.</sup> The run from Flash consumption can be approximated with the linear formula: $I_{DD}(run\_from\_Flash)$ = Freq \* 195 $\mu A/MHz$ + 440 $\mu A$ Oscillator bypassed (LSEBYP = 1 in CLK\_ECKCR). When configured for external crystal, the LSE consumption (I<sub>DD LSE</sub>) must be added. Refer to *Table 33*. Figure 13. Typ. $I_{DD(RUN)}$ vs. $V_{DD}$ , $f_{CPU} = 16 \text{ MHz}^{(1)}$ 1. Typical current consumption measured with code executed from RAM. Table 22. Total current consumption in Wait mode | Symbol | Parameter | | Conditions <sup>(1)</sup> | | | Max | Unit | |-----------------------|-------------------|-----------------------------------------------------|-------------------------------------------------------------------------|-------------------------------------|------|---------------------|--------| | | | | | f <sub>CPU</sub> = 125 kHz | 0.35 | 0.45 <sup>(3)</sup> | | | | | | | f <sub>CPU</sub> = 1 MHz | 0.35 | 0.50 <sup>(3)</sup> | | | | | | HSI | f <sub>CPU</sub> = 4 MHz | 0.40 | 0.60 <sup>(3)</sup> | | | | | 0511 | | f <sub>CPU</sub> = 8 MHz | 0.50 | 0.60 <sup>(3)</sup> | | | | Supply current in | CPU not clocked, all peripherals OFF, code executed | | f <sub>CPU</sub> = 16 MHz | 0.70 | 0.85 | | | | | | HSE external clock (f <sub>CPU</sub> =f <sub>HSE</sub> ) <sup>(4)</sup> | f <sub>CPU</sub> = 125 kHz | 0.05 | 0.10 <sup>(3)</sup> | | | leeau :: | | | | f <sub>CPU</sub> = 1 MHz | 0.10 | 0.20 <sup>(3)</sup> | mΑ | | I <sub>DD(Wait)</sub> | Wait mode | from RAM with Flash in I <sub>DDQ</sub> | | f <sub>CPU</sub> = 4 MHz | 0.20 | 0.40 <sup>(3)</sup> | 1117 ( | | | | mode, <sup>(2)</sup> | | f <sub>CPU</sub> = 8 MHz | 0.40 | 0.65 <sup>(3)</sup> | | | | | V <sub>DD</sub> from<br>1.65 V to 3.6 V | | f <sub>CPU</sub> = 16 MHz | 0.76 | 1.15 <sup>(3)</sup> | | | | | | LSI | f <sub>CPU</sub> = f <sub>LSI</sub> | 0.06 | 0.08 <sup>(3)</sup> | | | | | | LSE <sup>(5)</sup><br>external clock<br>(32.768<br>kHz) | f <sub>CPU</sub> = f <sub>LSE</sub> | 0.05 | 0.07 <sup>(3)</sup> | | Table 22. Total current consumption in Wait mode (continued) | Symbol | Parameter | | Conditions <sup>(1)</sup> | | Тур | Max | Unit | |-----------------------|------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|-------------------------------------|------|---------------------|------| | | Supply current in Wait mode clocke all period OFF, code e from F | CPU not clocked, all peripherals OFF, code executed from Flash, V <sub>DD</sub> from 1.65 V to 3.6 V | HSI | f <sub>CPU</sub> = 125 kHz | 0.38 | 0.55 <sup>(3)</sup> | | | | | | | f <sub>CPU</sub> = 1 MHz | 0.40 | 0.60 <sup>(3)</sup> | mA | | | | | | f <sub>CPU</sub> = 4 MHz | 0.50 | 0.65 <sup>(3)</sup> | | | | | | | f <sub>CPU</sub> = 8 MHz | 0.60 | 0.75 <sup>(3)</sup> | | | | | | | f <sub>CPU</sub> = 16 MHz | 0.80 | 0.90 | | | | | | HSE <sup>(4)</sup><br>external clock<br>(f <sub>CPU</sub> =HSE) | f <sub>CPU</sub> = 125 kHz | 0.05 | 0.10 <sup>(3)</sup> | | | I <sub>DD(Wait)</sub> | | | | f <sub>CPU</sub> = 1 MHz | 0.10 | 0.20 <sup>(3)</sup> | | | | | | | f <sub>CPU</sub> = 4 MHz | 0.25 | 0.45 <sup>(3)</sup> | | | | | | | f <sub>CPU</sub> = 8 MHz | 0.50 | 0.65 <sup>(3)</sup> | | | | | | | f <sub>CPU</sub> = 16 MHz | 1.00 | 1.20 <sup>(3)</sup> | | | | | | LSI | f <sub>CPU</sub> = f <sub>LSI</sub> | 0.05 | 0.10 <sup>(3)</sup> | | | | | | LSE <sup>(5)</sup><br>external clock<br>(32.768 kHz) | f <sub>CPU</sub> = f <sub>LSE</sub> | 0.05 | 0.08 <sup>(3)</sup> | | - 1. All peripherals OFF, $V_{DD}$ from 1.65 V to 3.6 V, HSI internal RC osc., $f_{CPU}$ = $f_{SYSCLK}$ - 2. Flash is configured in $I_{DDQ}$ mode in Wait mode by setting the EPM or WAITM bit in the Flash\_CR1 register. - 3. Guaranteed by characterization results. - Oscillator bypassed (HSEBYP = 1 in CLK\_ECKCR). When configured for external crystal, the HSE consumption (I<sub>DD HSE</sub>) must be added. Refer to *Table 32*. - Oscillator bypassed (LSEBYP = 1 in CLK\_ECKCR). When configured for external crystal, the LSE consumption (I<sub>DD HSE</sub>) must be added. Refer to *Table 33*. Figure 14. Typ. $I_{DD(Wait)}$ vs. $V_{DD}$ , $f_{CPU} = 16$ MHz <sup>(1)</sup> 1. Typical current consumption measured with code executed from Flash memory Table 23. Total current consumption and timing in low-power run mode at $V_{DD}$ = 1.65 V to 3.6 V | Symbol | Parameter | Conditions <sup>(1)</sup> | | | | Max | Unit | |----------------------|--------------------------------------------|---------------------------|------------------------|--------------------------------------------------------------|-------|----------------------|------| | I <sub>DD(LPR)</sub> | Supply current<br>in Low power<br>run mode | (at 38 kHz) O | all peripherals<br>OFF | $T_A = -40 ^{\circ}\text{C} \text{ to } 25 ^{\circ}\text{C}$ | 5.10 | 5.40 <sup>(2)</sup> | | | | | | | T <sub>A</sub> = 85 °C | 6.80 | 11 <sup>(3)</sup> | | | | | | | T <sub>A</sub> = 125 °C | 13.40 | 20 <sup>(3)</sup> | μA | | | | | all peripherals<br>OFF | $T_A = -40 ^{\circ}\text{C} \text{ to } 25 ^{\circ}\text{C}$ | 5.25 | 5.60 <sup>(2)</sup> | μΛ | | | | | | T <sub>A</sub> = 85 °C | 5.85 | 6.30 <sup>(2)</sup> | | | | | | | T <sub>A</sub> = 125 °C | 9.85 | 12.00 <sup>(2)</sup> | | - 1. No floating I/Os. - 2. Guaranteed by characterization results. - 3. Tested at 85°C for temperature range A or 125°C for temperature range C. - Oscillator bypassed (LSEBYP = 1 in CLK\_ECKCR). When configured for external crystal, the LSE consumption (I<sub>DD LSE</sub>) must be added. Refer to *Table* 33. Table 24. Total current consumption in low-power wait mode at $V_{DD}$ = 1.65 V to 3.6 V | Symbol | Parameter | Conditions <sup>(1)</sup> | | | | Max | Unit | |---------|---------------------------------------|----------------------------------|-------------------------|--------------------------------------------------------------|----------------------|---------------------|------| | | Supply current in Low power wait mode | LSI RC osc.<br>(at 38 kHz) | all peripherals<br>OFF | $T_A = -40 ^{\circ}\text{C} \text{ to } 25 ^{\circ}\text{C}$ | 3.00 | 3.30 <sup>(2)</sup> | | | | | | | T <sub>A</sub> = 85 °C | 4.40 | 9 <sup>(3)</sup> | | | | | | | T <sub>A</sub> = 125 °C | 11.00 | 18 <sup>(3)</sup> | μA | | DD(LPW) | | LSE external all peripherals OFF | | $T_A = -40 ^{\circ}\text{C} \text{ to } 25 ^{\circ}\text{C}$ | 2.35 | 2.70 <sup>(2)</sup> | μΛ | | | | | | T <sub>A</sub> = 85 °C | 3.10 | 3.70 <sup>(2)</sup> | | | | | | T <sub>A</sub> = 125 °C | 7.20 | 11.00 <sup>(2)</sup> | | | - 1. No floating I/Os. - 2. Guaranteed by characterization results. - 3. Tested at 85°C for temperature range A or 125°C for temperature range C. - 4. Oscillator bypassed (LSEBYP = 1 in CLK\_ECKCR). When configured for external crystal, the LSE consumption (I<sub>DD LSE</sub>) must be added. Refer to *Table 33*. Table 25. Total current consumption and timing in active-halt mode at $V_{DD}$ = 1.65 V to 3.6 V | Symbol | Parameter | Conditions <sup>(1)</sup> | | | | Max <sup>(2)</sup> | Unit | |---------------------|---------------------------------------|---------------------------|--------------------------------------------------------------------------|--------------------------------------------------------------|------|--------------------|------| | | | LSI RC<br>(at 38 kHz) | LCD OFF <sup>(3)</sup> | $T_A = -40 ^{\circ}\text{C} \text{ to } 25 ^{\circ}\text{C}$ | 0.90 | 2.10 | | | | | | | T <sub>A</sub> = 85 °C | 1.50 | 3.40 | - μΑ | | | Supply current in<br>Active-halt mode | | | T <sub>A</sub> = 125 °C | 5.10 | 12.00 | | | | | | LCD ON<br>(static duty/<br>external<br>V <sub>LCD</sub> ) <sup>(4)</sup> | T <sub>A</sub> = -40 °C to 25 °C | 1.40 | 3.10 | | | | | | | T <sub>A</sub> = 85 °C | 1.90 | 4.30 | | | | | | | T <sub>A</sub> = 125 °C | 5.50 | 13.00 | | | I <sub>DD(AH)</sub> | | | LCD ON<br>(1/4 duty/<br>external<br>V <sub>LCD</sub> ) <sup>(5)</sup> | T <sub>A</sub> = -40 °C to 25 °C | 1.90 | 4.30 | | | | | | | T <sub>A</sub> = 85 °C | 2.40 | 5.40 | | | | | | | T <sub>A</sub> = 125 °C | 6.00 | 15.00 | | | | | | LCD ON<br>(1/4 duty/<br>internal<br>V <sub>LCD</sub> ) <sup>(6)</sup> | T <sub>A</sub> = -40 °C to 25 °C | 3.90 | 8.75 | | | | | | | T <sub>A</sub> = 85 °C | 4.50 | 10.20 | | | | | | | T <sub>A</sub> = 125 °C | 6.80 | 16.30 | | Table 25. Total current consumption and timing in active-halt mode at $V_{DD}$ = 1.65 V to 3.6 V (continued) | Symbol | Parameter | <b>Т</b> ББ 1.00 <b>Т</b> | Conditions <sup>(1)</sup> | | | Max <sup>(2)</sup> | Unit | |---------------------------------------------|------------------------------------------------------------------------------|---------------------------|-----------------------------------------------------------------------|--------------------------------------------------------------|-------|--------------------|------| | | | | LCD OFF <sup>(8)</sup> | T <sub>A</sub> = -40 °C to 25 °C | 0.50 | 1.20 | | | | | | | T <sub>A</sub> = 85 °C | 0.90 | 2.10 | | | | | | | T <sub>A</sub> = 125 °C | 4.80 | 11.00 | μΑ | | | | | LCD ON<br>(static duty/<br>external | $T_A = -40 ^{\circ}\text{C} \text{ to } 25 ^{\circ}\text{C}$ | 0.85 | 1.90 | | | | | | | T <sub>A</sub> = 85 °C | 1.30 | 3.20 | | | | Supply current in | LSE external clock | V <sub>LCD</sub> ) <sup>(4)</sup> | T <sub>A</sub> = 125 °C | 5.00 | 12.00 | | | I <sub>DD(AH)</sub> | Active-halt mode | (32.768 kHz)<br>(7) | LCD ON<br>(1/4 duty/<br>external<br>V <sub>LCD</sub> ) <sup>(5)</sup> | T <sub>A</sub> = -40 °C to 25 °C | 1.50 | 2.50 | | | | | | | T <sub>A</sub> = 85 °C | 1.80 | 4.20 | | | | | | | T <sub>A</sub> = 125 °C | 5.70 | 14.00 | | | | | | LCD ON<br>(1/4 duty/<br>internal<br>V <sub>LCD</sub> ) <sup>(6)</sup> | T <sub>A</sub> = -40 °C to 25 °C | 3.40 | 7.60 | | | | | | | T <sub>A</sub> = 85 °C | 3.90 | 9.20 | | | | | | | T <sub>A</sub> = 125 °C | 6.30 | 15.20 | | | I <sub>DD(WUFAH)</sub> | Supply current during<br>wakeup time from<br>Active-halt mode<br>(using HSI) | - | - | - | 2.40 | - | mA | | t <sub>WU_HSI(AH)</sub> <sup>(9)</sup> (10) | Wakeup time from<br>Active-halt mode to<br>Run mode (using HSI) | | - | | 4.70 | 7.00 | 116 | | t <sub>WU_LSI(AH)</sub> <sup>(9)</sup> (10) | Wakeup time from<br>Active-halt mode to<br>Run mode (using LSI) | | - | | 150.0 | - | μs | - 1. No floating I/O, unless otherwise specified. - 2. Guaranteed by characterization results. - 3. RTC enabled. Clock source = LSI. - 4. RTC enabled, LCD enabled with external V<sub>LCD</sub> = 3 V, static duty, division ratio = 256, all pixels active, no LCD connected. - 5. RTC enabled, LCD enabled with external $V_{LCD}$ , 1/4 duty, 1/3 bias, division ratio = 64, all pixels active, no LCD connected. - LCD enabled with internal LCD booster V<sub>LCD</sub> = 3 V, 1/4 duty, 1/3 bias, division ratio = 64, all pixels active, no LCD connected. - Oscillator bypassed (LSEBYP = 1 in CLK\_ECKCR). When configured for external crystal, the LSE consumption (I<sub>DD LSE</sub>) must be added. Refer to Table 33. - 8. RTC enabled. Clock source = LSE. - 9. Wakeup time until start of interrupt vector fetch. The first word of interrupt routine is fetched 4 CPU cycles after $t_{WU}$ . - 10. ULP=0 or ULP=1 and FWU=1 in the PWR\_CSR2 register. Table 26. Typical current consumption in Active-halt mode, RTC clocked by LSE external crystal | Symbol | Parameter | Condition <sup>(1)</sup> | | Тур | Unit | |------------------------------------|------------------------------------|--------------------------|-----------------------|------|----------------| | I <sub>DD(AH)</sub> <sup>(2)</sup> | Supply current in Active-halt mode | V <sub>DD</sub> = 1.8 V | LSE | 1.15 | -<br>-<br>- μΑ | | | | v <sub>DD</sub> = 1.0 v | LSE/32 <sup>(3)</sup> | 1.05 | | | | | V <sub>DD</sub> = 3 V | LSE | 1.30 | | | | | | LSE/32 <sup>(3)</sup> | 1.20 | | | | | V - 26 V | LSE | 1.45 | | | | | $V_{DD} = 3.6 \text{ V}$ | LSE/32 <sup>(3)</sup> | 1.35 | | - 1. No floating I/O, unless otherwise specified. - 2. Data based on measurements on bench, including 32.768 kHz external crystal oscillator consumption. - 3. RTC clock is LSE divided by 32. Table 27. Total current consumption and timing in Halt mode at $V_{DD}$ = 1.65 to 3.6 V | Symbol | Parameter | Condition <sup>(1)</sup> | Тур | Max | Unit | |----------------------------------|-----------------------------------------------------------------------------------|----------------------------------|-----|--------------------|------| | | Supply current in Halt mode (ultra low power ULP bit =1 in the PWR_CSR2 register) | T <sub>A</sub> = -40 °C to 25 °C | 0.4 | 0.9 <sup>(4)</sup> | | | I <sub>DD(Halt)</sub> | | T <sub>A</sub> = 85 °C | 0.9 | 2.8 <sup>(2)</sup> | μΑ | | | | T <sub>A</sub> = 125 °C | 4.4 | 13 <sup>(2)</sup> | | | I <sub>DD(WUHalt)</sub> | Supply current during wakeup time from Halt mode (using HSI) | - | 2.4 | - | mA | | t <sub>WU_HSI(Halt)</sub> (3)(5) | U_HSI(Halt) (3)(5) Wakeup time from Halt to Run mode (using HSI) | | 4.7 | 7 <sup>(4)</sup> | 116 | | t <sub>WU_LSI(Halt)</sub> (3)(5) | Wakeup time from Halt mode to Run mode (using LSI) | - | 150 | - | μs | <sup>1.</sup> $T_A$ = -40 to 125 °C, no floating I/O, unless otherwise specified. - 4. Guaranteed by characterization results. - 5. Wakeup time until start of interrupt vector fetch. The first word of interrupt routine is fetched 4 CPU cycles after $t_{WU}$ . <sup>2.</sup> Tested at 85°C for temperature range A or 125°C for temperature range C. <sup>3.</sup> ULP=0 or ULP=1 and FWU=1 in the PWR\_CSR2 register. ### **Current consumption of on-chip peripherals** Table 28. Peripheral current consumption | Symbol | Parameter | | Typ.<br>V <sub>DD</sub> = 3.0 V | Unit | |--------------------------|-----------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|---------------------------------|-----------| | I <sub>DD(TIM1)</sub> | TIM1 supply current <sup>(1)</sup> | | 13 | | | I <sub>DD(TIM2)</sub> | TIM2 supply current (1) | | 8 | | | I <sub>DD(TIM3)</sub> | TIM3 supply current (1) | | 8 | | | I <sub>DD(TIM4)</sub> | TIM4 timer supply current <sup>(1)</sup> | | 3 | | | I <sub>DD(USART1)</sub> | USART1 supply current (2) | | 6 | 0 /0 /1 ! | | I <sub>DD(SPI1)</sub> | SPI1 supply current <sup>(2)</sup> I <sup>2</sup> C1 supply current <sup>(2)</sup> DMA1 supply current <sup>(2)</sup> | | 3 | μΑ/MHz | | I <sub>DD(I2C1)</sub> | | | 5 | | | I <sub>DD(DMA1)</sub> | | | 3 | | | I <sub>DD(WWDG)</sub> | VWDG supply current <sup>(2)</sup> | | 2 | | | I <sub>DD(ALL)</sub> | Peripherals ON <sup>(3)</sup> | | 44 | | | I <sub>DD(ADC1)</sub> | ADC1 supply current <sup>(4)</sup> | | 1500 | | | I <sub>DD(DAC)</sub> | DAC supply current <sup>(5)</sup> | | 370 | | | I <sub>DD(COMP1)</sub> | Comparator 1 supply current <sup>(6)</sup> | | 0.160 | | | lance a constant | Comparator 2 supply current <sup>(6)</sup> | Slow mode | 2 | | | I <sub>DD(COMP2)</sub> | Comparator 2 supply current | Fast mode | 5 | | | I <sub>DD(PVD/BOR)</sub> | Power voltage detector and brownout Recurrent <sup>(7)</sup> | eset unit supply | 2.6 | μΑ | | I <sub>DD(BOR)</sub> | Brownout Reset unit supply current (7) | Brownout Reset unit supply current <sup>(7)</sup> | | | | les «sues s | Independent watchdog cumply current | including LSI supply current | 0.45 | | | I <sub>DD(IDWDG)</sub> | Independent watchdog supply current | excluding LSI supply current | 0.05 | | Data based on a differential I<sub>DD</sub> measurement between all peripherals OFF and a timer counter running at 16 MHz. The CPU is in Wait mode in both cases. No IC/OC programmed, no I/O pins toggling. Not tested in production. - $3. \quad \text{Peripherals listed above the I}_{\text{DD(ALL)}} \text{ parameter ON: TIM1, TIM2, TIM3, TIM4, USART1, SPI1, I2C1, DMA1, WWDG.}$ - 4. Data based on a differential I<sub>DD</sub> measurement between ADC in reset configuration and continuous ADC conversion. - Data based on a differential I<sub>DD</sub> measurement between DAC in reset configuration and continuous DAC conversion of V<sub>DD</sub> /2. Floating DAC output. - Data based on a differential I<sub>DD</sub> measurement between COMP1 or COMP2 in reset configuration and COMP1 or COMP2 enabled with static inputs. Supply current of internal reference voltage excluded. - 7. Including supply current of internal reference voltage. <sup>2.</sup> Data based on a differential I<sub>DD</sub> measurement between the on-chip peripheral in reset configuration and not clocked and the on-chip peripheral when clocked and not kept under reset. The CPU is in Wait mode in both cases. No I/O pins toggling. Not tested in production. Table 29. Current consumption under external reset | Symbol | Parameter | Condition | าร | Тур | Unit | |----------------------|----------------------------------------------------|-------------------------------------------------|-------------------------|-----|------| | | O | Alleria | V <sub>DD</sub> = 1.8 V | 48 | | | I <sub>DD(RST)</sub> | Supply current under external reset <sup>(1)</sup> | All pins are externally tied to V <sub>DD</sub> | V <sub>DD</sub> = 3 V | 76 | μΑ | | | onto man 1000t | | V <sub>DD</sub> = 3.6 V | 91 | | <sup>1.</sup> All pins except PA0, PB0 and PB4 are floating under reset. PA0, PB0 and PB4 are configured with pull-up under reset. #### 9.3.4 **Clock and timing characteristics** ### **HSE external clock (HSEBYP = 1 in CLK\_ECKCR)** Subject to general operating conditions for $V_{DD}$ and $T_{A}$ . Table 30. HSE external clock characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-----------------------|-------------------------------------|------------|-----------------------|-----|-----------------------|------| | f <sub>HSE_ext</sub> | External clock source frequency | | 1 <sup>(1)</sup> | - | 16 <sup>(1)</sup> | MHz | | V <sub>HSEH</sub> | OSC_IN input pin high level voltage | - | 0.7 x V <sub>DD</sub> | - | V <sub>DD</sub> | V | | V <sub>HSEL</sub> | OSC_IN input pin low level voltage | | V <sub>SS</sub> | - | 0.3 x V <sub>DD</sub> | V | | C <sub>in(HSE)</sub> | OSC_IN input capacitance | - | - | 2.6 | - | pF | | I <sub>LEAK_HSE</sub> | OSC IN input leakage | | - | - | ±500 | nA | <sup>1.</sup> Guaranteed by design. ### LSE external clock (LSEBYP=1 in CLK\_ECKCR) Subject to general operating conditions for $V_{DD}$ and $T_A$ . Table 31. LSE external clock characteristics | Symbol | Parameter | Min | Тур | Max | Unit | |-----------------------|---------------------------------------|-----------------------------------------|--------|--------------------------------------|------| | f <sub>LSE_ext</sub> | External clock source frequency | - | 32.768 | - | kHz | | V <sub>LSEH</sub> | OSC32_IN input pin high level voltage | 0.7 x<br>V <sub>DD</sub> <sup>(1)</sup> | - | V <sub>DD</sub> <sup>(1)</sup> | V | | V <sub>LSEL</sub> | OSC32_IN input pin low level voltage | V <sub>SS</sub> <sup>(1)</sup> | - | 0.3 x V <sub>DD</sub> <sup>(1)</sup> | | | C <sub>in(LSE)</sub> | OSC32_IN input capacitance | - | 0.6 | - | pF | | I <sub>LEAK_LSE</sub> | OSC32_IN input leakage current | - | | ±500 | nA | <sup>1.</sup> Guaranteed by characterization results. 74/123 DocID18474 Rev 8 #### HSE crystal/ceramic resonator oscillator The HSE clock can be supplied with a 1 to 16 MHz crystal/ceramic resonator oscillator. All the information given in this paragraph is based on characterization results with specified typical external components. In the application, the resonator and the load capacitors have to be placed as close as possible to the oscillator pins in order to minimize output distortion and startup stabilization time. Refer to the crystal resonator manufacturer for more details (frequency, package, accuracy...). | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-------------------------------------|------------------------------------------|-----------------------------------------|--------------------|-----|---------------------------------------------------|------| | f <sub>HSE</sub> | High speed external oscillator frequency | - | 1 | - | 16 | MHz | | R <sub>F</sub> | Feedback resistor | - | - | 200 | - | kΩ | | C <sup>(1)</sup> | Recommended load capacitance (2) | - | - | 20 | - | pF | | | HSE oscillator power consumption | C = 20 pF,<br>f <sub>OSC</sub> = 16 MHz | - | - | 2.5 (startup)<br>0.7 (stabilized) <sup>(3)</sup> | mA | | IDD(HSE) | HSE oscillator power consumption | C = 10 pF,<br>f <sub>OSC</sub> =16 MHz | - | - | 2.5 (startup)<br>0.46 (stabilized) <sup>(3)</sup> | IIIA | | 9 <sub>m</sub> | Oscillator transconductance | - | 3.5 <sup>(3)</sup> | - | - | mA/V | | t <sub>SU(HSE)</sub> <sup>(4)</sup> | Startup time | V <sub>DD</sub> is stabilized | - | 1 | - | ms | Table 32. HSE oscillator characteristics - 1. C=C<sub>L1</sub>=C<sub>L2</sub> is approximately equivalent to 2 x crystal C<sub>LOAD</sub>. - The oscillator selection can be optimized in terms of supply current using a high quality resonator with small R<sub>m</sub> value. Refer to crystal manufacturer for more details - 3. Guaranteed by design. - t<sub>SU(HSE)</sub> is the startup time measured from the moment it is enabled (by software) to a stabilized 16 MHz oscillation. This value is measured for a standard crystal resonator and it can vary significantly with the crystal manufacturer. Figure 15. HSE oscillator circuit diagram ### HSE oscillator critical $g_m$ formula $$g_{mcrit} = (2 \times \Pi \times f_{HSE})^2 \times R_m (2Co + C)^2$$ Note: $R_m$ : Motional resistance (see crystal specification), $L_m$ : Motional inductance (see crystal specification), $C_m$ : Motional capacitance (see crystal specification), Co: Shunt capacitance (see crystal specification), $C_{L1}$ = $C_{L2}$ =C: Grounded external capacitance $g_m >> g_{mcrit}$ #### LSE crystal/ceramic resonator oscillator The LSE clock can be supplied with a 32.768 kHz crystal/ceramic resonator oscillator. All the information given in this paragraph is based on characterization results with specified typical external components. In the application, the resonator and the load capacitors have to be placed as close as possible to the oscillator pins in order to minimize output distortion and startup stabilization time. Refer to the crystal resonator manufacturer for more details (frequency, package, accuracy...). **Symbol Conditions** Min Max Unit **Parameter** Typ Low speed external oscillator 32.768 kHz $f_{LSE}$ frequency $R_{F}$ Feedback resistor $\Delta V = 200 \text{ mV}$ 1.2 ΜΩ $C^{(1)}$ pF Recommended load capacitance (2) 8 1.4<sup>(3)</sup> μΑ $V_{DD} = 1.8 \text{ V}$ 450 LSE oscillator power consumption I<sub>DD(LSE)</sub> $V_{DD} = 3 V$ 600 nΑ $V_{DD} = 3.6 V$ 750 $3^{(3)}$ 1 Table 33. LSE oscillator characteristics Oscillator transconductance Startup time V<sub>DD</sub> is stabilized $g_{\rm m}$ $t_{\rm SU(LSE)}^{(4)}$ µA/V s <sup>1.</sup> C=C<sub>L1</sub>=C<sub>L2</sub> is approximately equivalent to 2 x crystal C<sub>LOAD</sub>. The oscillator selection can be optimized in terms of supply current using a high quality resonator with a small R<sub>m</sub> value. Refer to crystal manufacturer for more details. <sup>3.</sup> Guaranteed by design. <sup>4.</sup> t<sub>SU(LSE)</sub> is the startup time measured from the moment it is enabled (by software) to a stabilized 32.768 kHz oscillation. This value is measured for a standard crystal resonator and it can vary significantly with the crystal manufacturer. Figure 16. LSE oscillator circuit diagram #### Internal clock sources Subject to general operating conditions for $V_{DD}$ , and $T_A$ . ### High speed internal RC oscillator (HSI) In the following table, data are based on characterization results and are not tested in production, unless otherwise specified. | Symbol | Parameter | Conditions <sup>(1)</sup> | Min | Тур | Max | Unit | |----------------------|----------------------------------------------------|-------------------------------------------------------------------------------------------------|-----|-----|-------------------------|------| | f <sub>HSI</sub> | Frequency | V <sub>DD</sub> = 3.0 V | - | 16 | - | MHz | | ACC <sub>HSI</sub> | HSI oscillator user trimming accuracy | Trimmed by the application for any $V_{DD}$ and $T_{A}$ conditions | -1 | - | 1 | | | | HSI oscillator<br>accuracy (factory<br>calibrated) | $V_{DD} \le 1.8 \text{ V} \le V_{DD} \le 3.6 \text{ V},$<br>-40 °C $\le T_A \le 125 \text{ °C}$ | -5 | - | 5 | % | | | HSI user | Trimming code ≠ multiple of 16 | - | 0.4 | 0.7 <sup>(2)</sup> | | | TRIM | trimming step <sup>(2)</sup> | Trimming code = multiple of 16 | - | | ±<br>1.5 <sup>(2)</sup> | | | t <sub>su(HSI)</sub> | HSI oscillator<br>setup time<br>(wakeup time) | - | - | 3.7 | 6 <sup>(3)</sup> | μs | | I <sub>DD(HSI)</sub> | HSI oscillator<br>power<br>consumption | - | - | 100 | 140 <sup>(3)</sup> | μА | Table 34. HSI oscillator characteristics <sup>3.</sup> Guaranteed by design. <sup>1.</sup> $V_{DD}$ = 3.0 V, $T_A$ = -40 to 125 °C unless otherwise specified. <sup>2.</sup> The trimming step differs depending on the trimming code. It is usually negative on the codes which are multiples of 16 (0x00, 0x10, 0x20, 0x30...0xE0). Refer to the AN3101 "STM8L05xxx/15xxx, STM8L162xx and STM8AL31xx/3Lxx internal RC oscillator calibration" application note for more details. Figure 17. Typical HSI frequency vs V<sub>DD</sub> ### Low speed internal RC oscillator (LSI) In the following table, data are based on characterization results, not tested in production. Table 35. LSI oscillator characteristics | Symbol | Parameter <sup>(1)</sup> | Conditions <sup>(1)</sup> | Min | Тур | Max | Unit | |----------------------|-----------------------------------------------|-------------------------------|-----|-----|--------------------|------| | f <sub>LSI</sub> | Frequency | - | 26 | 38 | 56 | kHz | | t <sub>su(LSI)</sub> | LSI oscillator wakeup time | - | - | - | 200 <sup>(2)</sup> | μs | | I <sub>DD(LSI)</sub> | LSI oscillator frequency drift <sup>(3)</sup> | 0 °C ≤ T <sub>A</sub> ≤ 85 °C | -12 | - | 11 | % | - 1. $V_{DD}$ = 1.65 V to 3.6 V, $T_A$ = -40 to 125 °C unless otherwise specified. - 2. Guaranteed by design. - 3. This is a deviation for an individual part, once the initial frequency has been measured. 477 Figure 18. Typical LSI frequency vs. V<sub>DD</sub> ### 9.3.5 Memory characteristics $T_A$ = -40 to 125 °C unless otherwise specified. Table 36. RAM and hardware registers | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |----------|-------------------------|----------------------|------|-----|-----|------| | $V_{RM}$ | Data retention mode (1) | Halt mode (or Reset) | 1.65 | - | - | V | <sup>1.</sup> Minimum supply voltage without losing data stored in RAM (in Halt mode or under Reset) or in hardware registers (only in Halt mode). Guaranteed by characterization results. ### Flash memory Table 37. Flash program memory/data EEPROM memory | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-------------------|-------------------------------------------------------------------------------------|--------------------------------------------------|------|-----|-----|------| | V <sub>DD</sub> | Operating voltage (all modes, read/write/erase) | f <sub>SYSCLK</sub> = 16 MHz | 1.65 | - | 3.6 | V | | | Programming time for 1 or 128 bytes (block) erase/write cycles (on programmed byte) | - | - | 6 | - | | | t <sub>prog</sub> | Programming time for 1 to 128 bytes (block) write cycles (on erased byte) | - | - | 3 | - | ms | | I <sub>prog</sub> | Programming/ orgains consumption | T <sub>A</sub> = +25 °C, V <sub>DD</sub> = 3.0 V | - | 0.7 | - | mΛ | | | Programming/ erasing consumption | T <sub>A</sub> = +25 °C, V <sub>DD</sub> = 1.8 V | - | 0.7 | - | mA | | rable 66. Flash program memory | | | | | | | | |--------------------------------|--------------------------------------------------------------------|------------------------|------|-----|--------|--|--| | Symbol | Parameter | Conditions | Min | Max | Unit | | | | $T_WE$ | Temperature for writing and erasing | - | -40 | 125 | °C | | | | $N_{WE}$ | Flash program memory endurance (erase/write cycles) <sup>(1)</sup> | T <sub>A</sub> = 25 °C | 1000 | - | cycles | | | | t | Data retention time | T <sub>A</sub> = 25 °C | 40 | - | Veare | | | | <sup>T</sup> RET | Data retention time | T <sub>A</sub> = 55 °C | 20 | - | years | | | Table 38. Flash program memory #### **Data memory** Table 39. Data memory | Symbol | Parameter | Conditions | Min | Max | Unit | |------------------|-----------------------------------------------------------|----------------------------------------------|----------------------|-----|--------| | T <sub>WE</sub> | Temperature for writing and erasing | - | -40 | 125 | °C | | N | Data memory endurance (erase/write cycles) <sup>(1)</sup> | T <sub>A</sub> = 25 °C | 300 k | - | cycles | | N <sub>WE</sub> | | $T_A = -40 \text{ to } 125 ^{\circ}\text{C}$ | 100 k <sup>(2)</sup> | - | Cycles | | + | Data retention time | T <sub>A</sub> = 25 °C | 40 <sup>(2)(3)</sup> | - | voore | | <sup>T</sup> RET | | T <sub>A</sub> = 55 °C | 20 <sup>(2)(3)</sup> | - | years | The physical granularity of the memory is four bytes, so cycling is performed on four bytes even when a write/erase operation addresses a single byte. ### 9.3.6 I/O current injection characteristics As a general rule, current injection to the I/O pins, due to external voltage below Vss or above VDD (for standard pins) should be avoided during normal product operation. However, in order to give an indication of the robustness of the microcontroller in cases when abnormal injection accidentally happens, susceptibility tests are performed on a sample basis during device characterization. #### Functional susceptibility to I/O current injection While a simple application is executed on the device, the device is stressed by injecting current into the I/O pins programmed in floating input mode. While current is injected into the I/O pin, one at a time, the device is checked for functional failures. The failure is indicated by an out of range parameter: ADC error, out of spec current injection on adjacent pins or other functional failure (for example reset, oscillator frequency deviation, LCD levels, etc.). The test results are given in the following table. <sup>1.</sup> The physical granularity of the memory is four bytes, so cycling is performed on four bytes even when a write/erase operation addresses a single byte. <sup>2.</sup> More information on the relationship between data retention time and number of write/erase cycles is available in a separate technical document. <sup>3.</sup> Retention time for 256B of data memory after up to 1000 cycles at 125 °C. **Functional susceptibility Symbol** Description Unit Negative **Positive** injection injection Injected current on true open-drain pins -5 +0 (PC0 and PC1) Injected current on all five-volt tolerant (FT) pins -5 +0 mΑ $I_{INJ}$ Injected current on all 3.6 V tolerant (TT) pins -5 +0 -5 +5 Injected current on any other pin Table 40. I/O current injection susceptibility ### 9.3.7 I/O port pin characteristics ### **General characteristics** Subject to general operating conditions for $V_{DD}$ and $T_A$ unless otherwise specified. All unused pins must be kept at a fixed voltage: using the output mode of the I/O for example or an external pull-up or pull-down resistor. Table 41. I/O static characteristics Conditions<sup>(1)</sup> | Symbol | Parameter | Conditions <sup>(1)</sup> | Min | Тур | Max | Unit | |------------------|--------------------------|----------------------------------------------------------------------------------------|------------------------|-----|------------------------------------|------| | V <sub>IL</sub> | Input low level voltage | Input voltage on all pins | V <sub>SS</sub> -0.3 | - | 0.3 x V <sub>DD</sub> | | | | | Input voltage on true open-drain pins (PC0 and PC1) with $V_{DD}$ < 2 V | 0.70 x V <sub>DD</sub> | - | 5.2 <sup>(2)</sup> | | | V | | Input voltage on true open-drain pins (PC0 and PC1) with $V_{DD} \ge 2 \text{ V}$ | 0.70 X V <sub>DD</sub> | - | 5.5 <sup>(2)</sup> | | | | | Input voltage on five-volt tolerant (FT) pins (PA7 and PE0) with V <sub>DD</sub> < 2 V | | - | 5.2 <sup>(2)</sup> | V | | V <sub>IH</sub> | Input high level voltage | Input voltage on five-volt tolerant (FT) pins (PA7 and PE0) with V <sub>DD</sub> ≥ 2 V | 0.70 x V <sub>DD</sub> | - | 5.5 <sup>(2)</sup> | | | | | Input voltage on 3.6 V tolerant (TT) pins | | ı | 3.6 <sup>(2)</sup> | | | | | Input voltage on any other pin 0.70 x V <sub>D</sub> | 0.70 x V <sub>DD</sub> | - | V <sub>DD</sub> +0.3 <sup>(2</sup> | | | V | Schmitt trigger voltage | I/Os | - | 200 | - | m)/ | | $V_{hys}$ | hysteresis (3) | True open drain I/Os | - | 200 | - | mV | | | | $V_{SS} \le V_{IN} \le V_{DD}$<br>High sink I/Os | - | - | 50 | | | I <sub>Ikg</sub> | Input leakage current | $V_{SS} \le V_{IN} \le V_{DD}$<br>True open drain I/Os | - | - | 200 | nA | | | | $V_{SS} \le V_{IN} \le V_{DD}$<br>PA0 with high sink LED driver<br>capability | - | - | 200 | | Table 41. I/O static characteristics (continued) | Symbol | Parameter | Conditions <sup>(1)</sup> | Min | Тур | Max | Unit | |-----------------|-------------------------------------------------|-----------------------------------|-------------------|-----|-------------------|------| | R <sub>PU</sub> | Weak pull-up equivalent resistor <sup>(5)</sup> | V <sub>IN</sub> = V <sub>SS</sub> | 30 <sup>(6)</sup> | 45 | 60 <sup>(6)</sup> | kΩ | | C <sub>IO</sub> | I/O pin capacitance | - | - | 5 | - | pF | - 1. $V_{DD}$ = 3.0 V, $T_A$ = -40 to 125 °C unless otherwise specified. - 2. If $V_{IH}$ maximum cannot be respected, the injection current must be limited externally to $I_{INJ(PIN)}$ maximum. - 3. Hysteresis voltage between Schmitt trigger switching levels. Based on characterization results, not tested. - 4. The max. value may be exceeded if negative current is injected on adjacent pins. - R<sub>PU</sub> pull-up equivalent resistor based on a resistive transistor (corresponding I<sub>PU</sub> current characteristics described in Figure 22). - 6. Data not tested in production. Figure 19. Typical $V_{IL}$ and $V_{IH}$ vs $V_{DD}$ (high sink I/Os) 82/123 DocID18474 Rev 8 Figure 20. Typical $V_{IL}$ and $V_{IH}$ vs $V_{DD}$ (true open drain I/Os) #### **Output driving current** Subject to general operating conditions for V<sub>DD</sub> and T<sub>A</sub> unless otherwise specified. Table 42. Output driving current (high sink ports) | I/O<br>Type | Symbol | Parameter | Conditions | Min | Max | Unit | | |-------------|--------------------------------|------------------------------------------|------------------------------------------------------|-----------------------------------------------------|-----------------------|------|--| | High sink | V <sub>OL</sub> <sup>(1)</sup> | | $I_{IO}$ = +2 mA,<br>$V_{DD}$ = 3.0 V | - | 0.45 | | | | | | Output low level voltage for an I/O pin | I <sub>IO</sub> = +2 mA,<br>V <sub>DD</sub> = 1.8 V | ı | 0.45 | V | | | | | | I <sub>IO</sub> = +10 mA,<br>V <sub>DD</sub> = 3.0 V | - | 0.45<br>0.7<br>45 - | | | | High | | | | I <sub>IO</sub> = -2 mA,<br>V <sub>DD</sub> = 3.0 V | V <sub>DD</sub> -0.45 | - | | | | V <sub>OH</sub> <sup>(2)</sup> | Output high level voltage for an I/O pin | I <sub>IO</sub> = -1 mA,<br>V <sub>DD</sub> = 1.8 V | V <sub>DD</sub> -0.45 | ı | V | | | | | | I <sub>IO</sub> = -10 mA,<br>V <sub>DD</sub> = 3.0 V | V <sub>DD</sub> -0.7 | - | | | The I<sub>IO</sub> current sunk must always respect the absolute maximum rating specified in *Table 16* and the sum of I<sub>IO</sub> (I/O ports and control pins) must not exceed I<sub>VSS</sub>. Table 43. Output driving current (true open drain ports) | I/O<br>Type | Symbol | Parameter | Conditions | Min | Max | Unit | |-------------|-----------------------------------------|-------------------------------------------|-----------------------------------------------------|------|------|----------| | drain | Output low level voltage for an I/O pin | $I_{IO}$ = +3 mA,<br>$V_{DD}$ = 3.0 V | - | 0.45 | V | | | Open drain | V <sub>OL</sub> <sup>(1)</sup> | Output low level voltage for all I/O pill | I <sub>IO</sub> = +1 mA,<br>V <sub>DD</sub> = 1.8 V | - | 0.45 | <b>V</b> | The I<sub>IO</sub> current sunk must always respect the absolute maximum rating specified in *Table 16* and the sum of I<sub>IO</sub> (I/O ports and control pins) must not exceed I<sub>VSS</sub>. Table 44. Output driving current (PA0 with high sink LED driver capability) | I/O<br>Type | Symbol | Parameter | Conditions | Min | Max | Unit | |-------------|--------------------------------|-----------------------------------------|------------------------------------------------------|-----|------|------| | IR | V <sub>OL</sub> <sup>(1)</sup> | Output low level voltage for an I/O pin | I <sub>IO</sub> = +20 mA,<br>V <sub>DD</sub> = 2.0 V | - | 0.45 | V | <sup>1.</sup> The $I_{IO}$ current sunk must always respect the absolute maximum rating specified in *Table 16* and the sum of $I_{IO}$ (I/O ports and control pins) must not exceed $I_{VSS}$ . <sup>2.</sup> The $I_{\text{IO}}$ current sourced must always respect the absolute maximum rating specified in *Table 16* and the sum of $I_{\text{IO}}$ (I/O ports and control pins) must not exceed $I_{\text{VDD}}$ . Figure 23. Typ. V<sub>OL</sub> @ V<sub>DD</sub> = 3.0 V (high sink ports) Figure 24. Typ. V<sub>OL</sub> @ V<sub>DD</sub> = 1.8 V (high sink ports) Figure 25. Typ. V<sub>OL</sub> @ V<sub>DD</sub> = 3.0 V (true open drain ports) 86/123 DocID18474 Rev 8 ## **NRST** pin Subject to general operating conditions for $V_{\mbox{\scriptsize DD}}$ and $T_{\mbox{\scriptsize A}}$ unless otherwise specified. Table 45. NRST pin characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-----------------------|----------------------------------|--------------------------------------------------------------------------|--------------------------------------|-----|--------------------------------|------| | V <sub>IL(NRST)</sub> | NRST input low level voltage | - | V <sub>SS</sub> <sup>(1)</sup> | - | 0.8 <sup>(1)</sup> | | | V <sub>IH(NRST)</sub> | NRST input high level voltage | - | 1.4 <sup>(1)</sup> | - | V <sub>DD</sub> <sup>(1)</sup> | | | V | NRST output low level | $I_{OL} = 2 \text{ mA}$<br>for 2.7 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V | - | - | 0.4(1) | V | | V <sub>OL(NRST)</sub> | voltage | I <sub>OL</sub> = 1.5 mA<br>for V <sub>DD</sub> < 2.7 V | - | - | 0.4 <sup>(1)</sup> | | | V <sub>HYST</sub> | NRST input hysteresis | - | 10%V <sub>DD</sub> <sup>(2)(3)</sup> | - | - | mV | | R <sub>PU(NRST)</sub> | NRST pull-up equivalent resistor | - | 30 <sup>(1)</sup> | 45 | 60 <sup>(1)</sup> | kΩ | | V <sub>F(NRST)</sub> | NRST input filtered pulse | - | - | - | 50 <sup>(3)</sup> | | | V <sub>NF(NRST)</sub> | NRST input not filtered pulse | - | 300 <sup>(3)</sup> | - | - | ns | - 1. Guaranteed by characterization results. - 2. 200 mV min. - 3. Guaranteed by design. Figure 29. Typical NRST pull-up resistance $\rm R_{PU}$ vs $\rm V_{DD}$ 60 -40°C 55 **--** 25°C Pull-up resistance [kΩ] -85°C 50 45 40 35 30 2.4 2.8 1.8 2 2.2 2.6 3 3.2 3.4 3.6 $V_{DD}[V]$ ai18224b Figure 30. Typical NRST pull-up current I<sub>pu</sub> vs V<sub>DD</sub> The reset network shown in *Figure 31* protects the device against parasitic resets. The user must ensure that the level on the NRST pin can go below the $V_{IL}$ max. level specified in *Table 45*. Otherwise the reset is not taken into account internally. For power consumption sensitive applications, the external reset capacitor value can be reduced to limit the charge/discharge current. If the NRST signal is used to reset the external circuitry, attention must be paid to the charge/discharge time of the external capacitor to fulfill the external devices reset timing conditions. The minimum recommended capacity is 10 nF. Figure 31. Recommended NRST pin configuration #### 9.3.8 Communication interfaces ### SPI1 - Serial peripheral interface Unless otherwise specified, the parameters given in *Table 46* are derived from tests performed under ambient temperature, f<sub>SYSCLK</sub> frequency and V<sub>DD</sub> supply voltage conditions summarized in *Section 9.3.1*. Refer to I/O port characteristics for more details on the input/output alternate function characteristics (NSS, SCK, MOSI, MISO). Table 46. SPI1 characteristics | Symbol | Parameter | Conditions <sup>(1)</sup> | Min | Max | Unit | |----------------------------------------------------------------------------|-------------------------------|-----------------------------------------------------------------------|---------------------------|--------------------------|-------| | f <sub>SCK</sub> | SPI1 clock frequency | Master mode | 0 | 8 | MHz | | 1/t <sub>c(SCK)</sub> | SPTT Clock frequency | Slave mode | 0 | 8 8 30 | IVITZ | | t <sub>r(SCK)</sub> | SPI1 clock rise and fall time | Capacitive load: C = 30 pF | - | 30 | | | t <sub>su(NSS)</sub> <sup>(2)</sup> | NSS setup time | Slave mode | 4 x 1/f <sub>SYSCLK</sub> | - | | | t <sub>h(NSS)</sub> <sup>(2)</sup> | NSS hold time | Slave mode | 80 | - | | | t <sub>w(SCKL)</sub> <sup>(2)</sup><br>t <sub>w(SCKL)</sub> <sup>(2)</sup> | SCK high and low time | Master mode,<br>f <sub>MASTER</sub> = 8 MHz, f <sub>SCK</sub> = 4 MHz | 105 | 145 | | | t <sub>su(MI)</sub> (2) | Data input setup time | Master mode | 30 | - | | | $t_{su(SI)}^{(2)}$ | Data input setup time | Slave mode | 3 | - | | | t <sub>h(MI)</sub> (2) | Data input hald time | Master mode | 15 | - | | | t <sub>h(MI)</sub> (2)<br>t <sub>h(SI)</sub> (2) | Data input hold time | Slave mode | 0 | - | ns | | t <sub>a(SO)</sub> (2)(3) | Data output access time | Slave mode | - | 3x 1/f <sub>SYSCLK</sub> | | | t <sub>dis(SO)</sub> (2)(4) | Data output disable time | Slave mode | 30 | - | | | t <sub>v(SO)</sub> (2) | Data output valid time | Slave mode (after enable edge) | - | 60 | | | t <sub>v(MO)</sub> <sup>(2)</sup> | Data output valid time | Master mode (after enable edge) | - | 20 | | | t <sub>h(SO)</sub> (2) | Data output hold time | Slave mode (after enable edge) | 15 | - | | | t <sub>h(MO)</sub> <sup>(2)</sup> | Data output hold time | Master mode (after enable edge) | 1 | - | | <sup>1.</sup> Parameters are given by selecting 10 MHz I/O output frequency. <sup>2.</sup> Values based on design simulation and/or characterization results, and not tested in production. <sup>3.</sup> Min time is for the minimum time to drive the output and max time is for the maximum time to validate the data. <sup>4.</sup> Min time is for the minimum time to invalidate the output and max time is for the maximum time to put the data in Hi-Z. Figure 32. SPI1 timing diagram - slave mode and CPHA=0 <sup>1.</sup> Measurement points are done at CMOS levels: 0.3 $V_{\rm DD}$ and 0.7 $V_{\rm DD}$ . 477 Figure 34. SPI1 timing diagram - master mode<sup>(1)</sup> 1. Measurement points are done at CMOS levels: $0.3 V_{DD}$ and $0.7 V_{DD}$ . ### I<sup>2</sup>C - Inter IC control interface Subject to general operating conditions for $V_{DD}$ , $f_{SYSCLK}$ , and $T_A$ unless otherwise specified. The STM8AL $I^2C$ interface (I2C1) meets the requirements of the Standard $I^2C$ communication protocol described in the following table with the restriction mentioned below: Refer to I/O port characteristics for more details on the input/output alternate function characteristics (SDA and SCL). Standard mode Fast mode I<sup>2</sup>C<sup>(1)</sup> I<sup>2</sup>C **Symbol Parameter** Unit Min<sup>(2)</sup> Max (2) Max (2) Min (2) $t_{w(SCLL)}$ SCL clock low time 4.7 1.3 μs SCL clock high time 4.0 0.6 tw(SCLH) Table 47. I<sup>2</sup>C characteristics Note: | Symbol | Parameter | | rd mode<br>C | Fast mo | de I <sup>2</sup> C <sup>(1)</sup> | Unit | |--------------------------------------------------------|-----------------------------------------|--------------------|--------------------|--------------------|------------------------------------|------| | | | Min <sup>(2)</sup> | Max <sup>(2)</sup> | Min <sup>(2)</sup> | Max <sup>(2)</sup> | | | t <sub>su(SDA)</sub> | SDA setup time | 250 | - | 100 | - | | | t <sub>h(SDA)</sub> | SDA data hold time | 0 | - | 0 | 900 | | | $t_{r(SDA)} \ t_{r(SCL)}$ | SDA and SCL rise time | - | 1000 | - | 300 | ns | | $\begin{matrix} t_{f(SDA)} \\ t_{f(SCL)} \end{matrix}$ | SDA and SCL fall time | - | 300 | - | 300 | | | t <sub>h(STA)</sub> | START condition hold time | 4.0 | | 0.6 | - | | | t <sub>su(STA)</sub> | Repeated START condition setup time | 4.7 | - | 0.6 | - | 116 | | t <sub>su(STO)</sub> | STOP condition setup time | 4.0 | - | 0.6 | - | μs | | t <sub>w(STO:STA)</sub> | STOP to START condition time (bus free) | 4.7 | - | 1.3 | - | | | C <sub>b</sub> | Capacitive load for each bus line | - | 400 | - | 400 | pF | Table 47. I<sup>2</sup>C characteristics (continued) For speeds around 200 kHz, the achieved speed can have a $\pm$ 5% tolerance For other speed ranges, the achieved speed can have a $\pm$ 2% tolerance The above variations depend on the accuracy of the external components used. Figure 35. Typical application with I<sup>2</sup>C bus and timing diagram<sup>(1)</sup> 577 92/123 DocID18474 Rev 8 <sup>1.</sup> $f_{SYSCLK}$ must be at least equal to 8 MHz to achieve max fast $I^2C$ speed (400 kHz). <sup>2.</sup> Data based on standard I<sup>2</sup>C protocol requirements, not tested in production. <sup>1.</sup> Measurement points are done at CMOS levels: 0.3 x $\rm V_{DD}$ and 0.7 x $\rm V_{DD}$ ### 9.3.9 LCD controller (STM8AL3Lxx only) In the following table, data are guaranteed by design and are not tested in production. Table 48. LCD characteristics | Symbol | Parameter | Min | Тур | Max. | Unit | |--------------------------------|----------------------------------------------------------|-----|----------------------|------------|------| | $V_{LCD}$ | LCD external voltage | - | - | 3.6 | | | V <sub>LCD0</sub> | LCD internal reference voltage 0 | - | 2.6 | - | | | V <sub>LCD1</sub> | LCD internal reference voltage 1 | - | 2.7 | - | | | V <sub>LCD2</sub> | LCD internal reference voltage 2 | - | 2.8 | - | | | V <sub>LCD3</sub> | LCD internal reference voltage 3 | - | 2.9 | - | V | | V <sub>LCD4</sub> | LCD internal reference voltage 4 | - | 3.0 | - | | | V <sub>LCD5</sub> | LCD internal reference voltage 5 | - | 3.1 | - | | | V <sub>LCD6</sub> | LCD internal reference voltage 6 | - | 3.2 | - | | | V <sub>LCD7</sub> | LCD internal reference voltage 7 | - | 3.3 | - | | | C <sub>EXT</sub> | V <sub>LCD</sub> external capacitance | 0.1 | - | 2 | μF | | 1 | Supply current <sup>(1)</sup> at V <sub>DD</sub> = 1.8 V | - | 3 | - | | | I <sub>DD</sub> | Supply current <sup>(1)</sup> at V <sub>DD</sub> = 3 V | - | 3 | - | μA | | R <sub>HN</sub> <sup>(2)</sup> | High value resistive network (low drive) | - | 6.6 | - | МΩ | | R <sub>LN</sub> <sup>(3)</sup> | Low value resistive network (high drive) | - | 360 | - | kΩ | | V <sub>33</sub> | Segment/Common higher level voltage | - | - | $V_{LCDx}$ | | | V <sub>23</sub> | Segment/Common 2/3 level voltage | - | 2/3V <sub>LCDx</sub> | - | | | V <sub>12</sub> | Segment/Common 1/2 level voltage | - | 1/2V <sub>LCDx</sub> | - | V | | V <sub>13</sub> | Segment/Common 1/3 level voltage | - | 1/3V <sub>LCDx</sub> | - | | | V <sub>0</sub> | Segment/Common lowest level voltage | 0 | - | - | | <sup>1.</sup> LCD enabled with 3 V internal booster (LCD\_CR1 = 0x08), 1/4 duty, 1/3 bias, division ratio= 64, all pixels active, no LCD connected. ### VLCD external capacitor (STM8AL3Lxx only) The application can achieve a stabilized LCD reference voltage by connecting an external capacitor $C_{\text{EXT}}$ to the $V_{\text{LCD}}$ pin. $C_{\text{EXT}}$ is specified in *Table 48*. ### 9.3.10 Embedded reference voltage In the following table, data are based on characterization results, not tested in production, unless otherwise specified. <sup>2.</sup> $R_{HN}$ is the total high value resistive network. <sup>3.</sup> $R_{LN}$ is the total low value resistive network. **Symbol Parameter Conditions** Min Тур Max. Unit Internal reference voltage 1.4 μΑ **IREFINT** consumption ADC sampling time when reading T<sub>S\_VREFINT</sub>(1)(2) 5 10 μs the internal reference voltage Internal reference voltage buffer $I_{BUF}^{(2)}$ 25 13.5 μΑ consumption (used for ADC) 1.202 1.242 1.224 ٧ Reference voltage output V<sub>REFINT out</sub> Internal reference voltage low power I<sub>LPBUF</sub><sup>(2)</sup> buffer consumption (used for 1200 730 nΑ comparators or output) I<sub>REFOUT</sub><sup>(2)</sup> Buffer output current<sup>(4)</sup> 1 μΑ Reference voltage output load 50 C<sub>REFOUT</sub> рF Internal reference voltage startup 2 3 **t**VREFINT ms time Internal reference voltage buffer $t_{\text{BUFEN}}^{(2)}$ 10 μs startup time once enabled (1) Accuracy of V<sub>REFINT</sub> stored in the **ACC<sub>VREFINT</sub>** ± 5 mV VREFINT\_Factory\_CONV byte<sup>(5)</sup> Stability of V<sub>REFINT</sub> over temperature -40 °C ≤ $T_A$ ≤ 125 °C 20 50 STAB<sub>VREFINT</sub>(2) ppm/°C Stability of V<sub>REFINT</sub> over temperature $0 \, ^{\circ}\text{C} \le \text{T}_{\text{A}} \le 50 \, ^{\circ}\text{C}$ 20 Stability of V<sub>REFINT</sub> after 1000 hours STAB<sub>VREFINT</sub><sup>(2)</sup> 1000 ppm Table 49. Reference voltage characteristics #### 9.3.11 Temperature sensor In the following table, data are based on characterization results, not tested in production, unless otherwise specified. Table 50. TS characteristics | Symbol | Parameter | Min | Тур | Max. | Unit | |---------------------------------|------------------------------------------------|---------------------|-------|---------------------|-------| | V <sub>125</sub> <sup>(1)</sup> | Sensor reference voltage at 125 °C ±5 °C | 0.640 | 0.660 | 0.680 | V | | TL | V <sub>SENSOR</sub> linearity with temperature | - | ±1 | ±2 | °C | | Avg_slope | Average slope | 1.59 <sup>(2)</sup> | 1.62 | 1.65 <sup>(2)</sup> | mV/°C | | I <sub>DD(TEMP)</sub> | Consumption | - | 3.4 | 6 <sup>(2)</sup> | μA | <sup>1.</sup> Defined when ADC output reaches its final value ±1/2LSB <sup>2.</sup> Guaranteed by design. <sup>3.</sup> Tested in production at $V_{DD}$ = 3 V ±10 mV. <sup>4.</sup> To guaranty less than 1% V<sub>REFOUT</sub> deviation. <sup>5.</sup> Measured at $V_{DD}$ = 3 V ±10 mV. This value takes into account $V_{DD}$ accuracy and ADC conversion accuracy. Table 50. TS characteristics (continued) - Tested in production at V<sub>DD</sub> = 3 V ±10 mV. The 8 LSB of the V<sub>125</sub> ADC conversion result are stored in the TS\_Factory\_CONV\_V125 byte. - 2. Guaranteed by design. - 3. Defined for ADC output reaching its final value ±1/2LSB. ### 9.3.12 Comparator characteristics In the following table, data are guaranteed by design, not tested in production, unless otherwise specified. **Table 51. Comparator 1 characteristics** | Symbol | Parameter | Min | Тур | Max | Unit | | |---------------------|----------------------------------|-------|------------------------|---------------------------------|------|--| | $V_{DDA}$ | Analog supply voltage | 1.65 | - | 3.6 <sup>(1)</sup> | V | | | T <sub>A</sub> | Temperature range | -40 | - | 125 <sup>(1)</sup> | °C | | | R <sub>400K</sub> | R <sub>400K</sub> value | 300 | 400 500 <sup>(1)</sup> | | kΩ | | | R <sub>10K</sub> | R <sub>10K</sub> value | 7.5 | 10 | 12.5 <sup>(1)</sup> | K77 | | | V <sub>IN</sub> | Comparator input voltage range | 0.6 | - | V <sub>DDA</sub> <sup>(1)</sup> | V | | | V <sub>REFINT</sub> | Internal reference voltage | 1.202 | 1.224 | 1.242 | • | | | t <sub>START</sub> | Startup time after enable | - | 7 | 10 <sup>(1)</sup> | μs | | | t <sub>d</sub> | Propagation delay <sup>(2)</sup> | - | 3 | 10 <sup>(1)</sup> | μο | | | V <sub>offset</sub> | Comparator offset error | - | ±3 | ±10 <sup>(1)</sup> | mV | | | I <sub>CMP1</sub> | Consumption <sup>(3)</sup> | - | 160 | 260 <sup>(1)</sup> | nA | | - 1. Guaranteed by characterization results. - 2. The delay is characterized for 100 mV input step with 10 mV overdrive on the inverting input, the non-inverting input set to the reference. - 3. Comparator consumption only. Internal reference voltage not included. In the following table, data are guaranteed by design, not tested in production unless otherwise specified. Table 52. Comparator 2 characteristics | Symbol | Parameter | Conditions | Min | Тур | Max <sup>(1)</sup> | Unit | |---------------------|------------------------------------|--------------------------------------------------------------|------|-----|--------------------|------| | $V_{DDA}$ | Analog supply voltage | - | 1.65 | - | 3.6 | V | | T <sub>A</sub> | Temperature range | - | -40 | - | 125 | °C | | V <sub>IN</sub> | Comparator 2 input voltage range | - | 0 | - | $V_{DDA}$ | V | | t <sub>START</sub> | Comparator startup time | Fast mode | - | 15 | 20 | | | | Comparator startup time | Slow mode | - | 20 | 25 | | | <b>f</b> | Propagation delay in | $1.65 \text{ V} \le \text{V}_{\text{DDA}} \le 2.7 \text{ V}$ | | 1.8 | 3.5 | μs | | t <sub>d slow</sub> | slow mode <sup>(2)</sup> | $2.7 \text{ V} \le \text{V}_{\text{DDA}} \le 3.6 \text{ V}$ | | 2.5 | 6 | μδ | | t | Propagation delay in fast | $1.65 \text{ V} \le \text{V}_{\text{DDA}} \le 2.7 \text{ V}$ | | 0.8 | 2 | | | t <sub>d fast</sub> | mode <sup>(Ž)</sup> | $2.7 \text{ V} \le \text{V}_{\text{DDA}} \le 3.6 \text{ V}$ | ī | 1.2 | 4 | | | V <sub>offset</sub> | Comparator offset error | - | - | ±4 | ±20 | mV | | 1 | Current consumption <sup>(3)</sup> | Fast mode | | 3.5 | 5 | μA | | I <sub>COMP2</sub> | Current Consumption 7 | Slow mode | ī | 0.5 | 2 | μΑ | <sup>1.</sup> Guaranteed by characterization results. #### 9.3.13 12-bit DAC characteristics In the following table, data are guaranteed by design, not tested in production. Table 53. DAC characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-------------------|--------------------------|------------|-----|-----|-----------|------| | $V_{DDA}$ | Analog supply voltage | - | 1.8 | - | 3.6 | V | | V <sub>REF+</sub> | Reference supply voltage | - | 1.8 | - | $V_{DDA}$ | V | <sup>2.</sup> The delay is characterized for 100 mV input step with 10 mV overdrive on the inverting input, the non-inverting input set to the reference. <sup>3.</sup> Comparator consumption only. Internal reference voltage not included. Table 53. DAC characteristics (continued) | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|-----|-----|--------------------------|---------| | l | Current consumption on V <sub>REF+</sub> | V <sub>REF+</sub> = 3.3 V, no<br>load, middle code<br>(0x800) | ı | 130 | 220 | | | I <sub>VREF</sub> | supply | V <sub>REF+</sub> = 3.3 V, no<br>load, worst code<br>(0x000) | - | 220 | 350 | | | I <sub>VDDA</sub> | Current consumption on V <sub>DDA</sub> | V <sub>DDA</sub> = 3.3 V, no<br>load, middle code<br>(0x800) | - | 210 | 320 | μΑ | | | supply | V <sub>DDA</sub> = 3.3 V, no<br>load, worst code<br>(0x000) | - | 320 | 520 | | | T <sub>A</sub> | Temperature range | - | -40 | - | 125 | °C | | R <sub>L</sub> | Resistive load <sup>(1) (2)</sup> | DACOUT buffer ON | 5 | - | - | kΩ | | R <sub>O</sub> | Output impedance | DACOUT buffer OFF | - | 8 | 10 | K12 | | C <sub>L</sub> | Capacitive load <sup>(3)</sup> | - | - | - | 50 | pF | | DAC_OUT | DAC OUT voltage <sup>(4)</sup> | DACOUT buffer ON | 0.2 | - | V <sub>DDA</sub> -0.2 | V | | DAC_OUT | DAC_OOT voilage | DACOUT buffer OFF | 0 | - | V <sub>REF+</sub> -1 LSB | \ \ \ \ | | t <sub>settling</sub> | Settling time (full scale: for a 12-bit input code transition between the lowest and the highest input codes when DAC_OUT reaches the final value ±1LSB) | $R_L \ge 5 \text{ k}\Omega$ , $C_L \le 50 \text{ pF}$ | - | 7 | 12 | μs | | Update rate | Max frequency for a correct DAC_OUT (@95%) change when small variation of the input code (from code i to i+1LSB). | $R_L \ge 5 k\Omega$ , $C_L \le 50 pF$ | - | - | 1 | Msps | | t <sub>WAKEUP</sub> | Wakeup time from OFF state.<br>Input code between lowest and<br>highest possible codes. | $R_L \ge 5 \text{ k}\Omega$ , $C_L \le 50 \text{ pF}$ | - | 9 | 15 | μs | | PSRR+ | Power supply rejection ratio (to VDDA) (static DC measurement) | $R_L \ge 5 \text{ k}\Omega$ , $C_L \le 50 \text{ pF}$ | - | -60 | -35 | dB | <sup>1.</sup> Resistive load between DACOUT and GNDA. <sup>2.</sup> Output on PF0 (48-pin package only). <sup>3.</sup> Capacitive load at DACOUT pin. <sup>4.</sup> It gives the output excursion of the DAC. In the following table, data based on characterization results, not tested in production. Table 54. DAC accuracy | Symbol | Parameter | Conditions | Тур. | Max <sup>(1)</sup> | Unit | | |--------------|------------------------------------------|-----------------------------------------------------------------------------------------|-----------|--------------------|---------------|--| | DNL | Differential non | $R_L \ge 5 \text{ k}\Omega, C_L \le 50 \text{ pF, DACOUT buffer ON}^{(3)}$ | 1.5 | 3 | | | | DIVE | linearity <sup>(2)</sup> | No load, DACOUT buffer OFF | 1.5 | 3 | | | | INL | Integral non | R <sub>L</sub> $\geq$ 5 kΩ, C <sub>L</sub> $\leq$ 50 pF,DACOUT buffer ON <sup>(3)</sup> | 2 | 4 | | | | | linearity <sup>(4)</sup> | No load, DACOUT buffer OFF | 2 | 4 | 12-bit<br>LSB | | | Offset | Offset error <sup>(5)</sup> | $R_L \ge 5 \text{ k}\Omega$ , $C_L \le 50 \text{ pF, DACOUT buffer ON}^{(3)}$ | ±10 | ±25 | LOD | | | Ciloct | | No load, DACOUT buffer OFF | ±5 | ±8 | | | | Offset1 | Offset error at<br>Code 1 <sup>(6)</sup> | DACOUT buffer OFF | ±1.5 | ±5 | | | | Gain error | Gain error <sup>(7)</sup> | $R_L$ ≥ 5 kΩ, $C_L$ ≤ 50 pF,DACOUT buffer $ON^{(3)}$ | +0.1/-0.2 | +0.2/-0.5 | % | | | Guill Gillor | Gaill Gillor | No load, DACOUT buffer OFF | | +0/-0.4 | ,,, | | | TUE | Total unadjusted | $R_L \ge 5 \text{ k}\Omega$ , $C_L \le 50 \text{ pF}$ , DACOUT buffer $ON^{(3)}$ | 12 | 30 | 12-bit | | | | error | No load, DACOUT buffer OFF | 8 | 12 | LSB | | <sup>1.</sup> Not tested in production. - 5. Difference between the value measured at Code (0x800) and the ideal value = $V_{REF+}/2$ . - 6. Difference between the value measured at Code (0x001) and the ideal value. - Difference between the ideal slope of the transfer function and the measured slope computed from Code 0x000 and 0xFFF when buffer is ON, and from Code giving 0.2 V and (V<sub>DDA</sub> -0.2) V when buffer is OFF. In the following table, data are guaranteed by design, not tested in production. Table 55. DAC output on PB4-PB5-PB6<sup>(1)</sup> | Symbol | Parameter | Conditions | Max | Unit | |------------------|---------------------------------------------------------------|---------------------------------|-----|------| | R <sub>int</sub> | Internal resistance between DAC output and PB4-PB5-PB6 output | 2.7 V < V <sub>DD</sub> < 3.6 V | 1.4 | | | | | 2.4 V < V <sub>DD</sub> < 3.6 V | 1.6 | kΩ | | | | 2.0 V < V <sub>DD</sub> < 3.6 V | 3.2 | K22 | | | | 1.8 V < V <sub>DD</sub> < 3.6 V | 8.2 | | <sup>32</sup> or 28-pin packages only. The DAC channel can be routed either on PB4, PB5 or PB6 using the routing interface I/O switch registers. #### 9.3.14 12-bit ADC1 characteristics In the following table, data are guaranteed by design, not tested in production. 98/123 DocID18474 Rev 8 <sup>2.</sup> Difference between two consecutive codes - 1 LSB. <sup>3.</sup> For 48-pin packages only. For 28-pin and 32-pin packages, DAC output buffer must be kept off and no load must be applied. Difference between measured value at Code i and the value at Code i on a line drawn between Code 0 and last Code 1023. Table 56. ADC1 characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |--------------------|-----------------------------------------|--------------------------------------------------------------------------------|------------------|-----------|---------------------------------|-----------------------| | $V_{DDA}$ | Analog supply voltage | - | 1.8 | - | 3.6 | | | V | Reference supply | $2.4 \text{ V} \le \text{V}_{\text{DDA}} \le 3.6 \text{ V}$ | 2.4 | - | $V_{DDA}$ | ., | | V <sub>REF+</sub> | voltage | 1.8 V ≤ V <sub>DDA</sub> ≤ 2.4 V | | $V_{DDA}$ | | V | | $V_{REF}$ | Lower reference voltage | - | | $V_{SSA}$ | | | | I <sub>VDDA</sub> | Current on the VDDA input pin | - | - | 1000 | 1450 | | | 1 | Current on the VREF+ | - | - | 400 | 700<br>(peak) <sup>(1)</sup> | μA | | I <sub>VREF+</sub> | input pin | - | - | 400 | 450<br>(average) <sup>(1)</sup> | | | V <sub>AIN</sub> | Conversion voltage range | - | 0 <sup>(2)</sup> | - | V <sub>REF+</sub> | - | | T <sub>A</sub> | Temperature range | - | -40 | - | 125 | °C | | R | External resistance on V <sub>AIN</sub> | on PF0 fast channel | - | - | 50 <sup>(3)</sup> k | kΩ | | R <sub>AIN</sub> | | on all other channels | - | - | 50.7 | KS2 | | C <sub>ADC</sub> | Internal sample and hold | on PF0 fast channel | - | 16 | - | pF | | ADC | capacitor | on all other channels | i | - | - | рі | | f | ADC sampling clock | $2.4 \text{ V} \le \text{V}_{\text{DDA}} \le 3.6 \text{ V}$<br>without zooming | 0.320 | - | 16 | | | f <sub>ADC</sub> | frequency | $1.8 \text{ V} \le \text{V}_{\text{DDA}} \le 2.4 \text{ V}$ with zooming | 0.320 | - | 8 | MHz | | f | 12 hit conversion rate | V <sub>AIN</sub> on PF0 fast<br>channel | - | - | 1 <sup>(4)(5)</sup> | | | f <sub>CONV</sub> | 12-bit conversion rate | V <sub>AIN</sub> on all other channels | - | - | 760 <sup>(4)(5)</sup> | kHz | | f <sub>TRIG</sub> | External trigger frequency | - | - | - | t <sub>conv</sub> | 1/f <sub>ADC</sub> | | t <sub>LAT</sub> | External trigger latency | - | - | - | 3.5 | 1/f <sub>SYSCLK</sub> | Table 56. ADC1 characteristics (continued) | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |----------------------------------|-----------------------------------------|------------------------------------------------------------------------------------------------------------------------------|------------------------|--------|----------------------|------| | t <sub>S</sub> | Sampling time | V <sub>AIN</sub> on PF0 fast<br>channel<br>V <sub>DDA</sub> < 2.4 V | 0.43 <sup>(4)(5)</sup> | - | - | | | | | $\begin{array}{c} V_{AIN} \text{ on PF0 fast} \\ \text{channel} \\ \text{2.4 V} \leq V_{DDA} \leq 3.6 \text{ V} \end{array}$ | | - | - | | | | | V <sub>AIN</sub> on slow channels<br>V <sub>DDA</sub> < 2.4 V | 0.86 <sup>(4)(5)</sup> | - | - | μs | | | | $V_{AIN}$ on slow channels 2.4 V $\leq$ V <sub>DDA</sub> $\leq$ 3.6 V | 0.41 <sup>(4)(5)</sup> | | - | | | + | 40 hiti ti | - 12000000 / f <sub>ADC</sub> + t <sub>s</sub> | | C + ts | | | | t <sub>conv</sub> | 12-bit conversion time | 16 MHz | 1 <sup>(4)</sup> | - | - | | | t <sub>WKUP</sub> | Wakeup time from OFF state | - | - | - | 3 | | | t <sub>IDLE</sub> <sup>(6)</sup> | Time before a new conversion | - | - | - | ∞ | s | | t <sub>VREFINT</sub> | Internal reference voltage startup time | - | - | - | refer to<br>Table 49 | ms | - 2. $V_{REF-}$ or $V_{DDA}$ must be tied to ground. - 3. Guaranteed by design. - 4. Minimum sampling and conversion time is reached for maximum Rext = $0.5 \text{ k}\Omega$ . - Value obtained for continuous conversion on fast channel. - 6. In STM8L05xx, STM8L15xx, STM8L162x, STM8AL31xx, STM8AL3Lxx, STM8AL31Exx and STM8AL3LExx MCU families reference manual (RM0031), t<sub>IDLE</sub> defines the time between 2 conversions, or between ADC ON and the first conversion. t<sub>IDLE</sub> is not relevant for this device. <sup>1.</sup> The current consumption through $V_{REF}$ is composed of two parameters: - one constant (max 300 $\mu$ A) - one variable (max 400 $\mu$ A), only during sampling time + 2 first conversion pulses. So, peak consumption is 300+400 = 700 $\mu$ A and average consumption is 300 + [(4 sampling + 2) /16] x 400 = 450 $\mu$ A at 1Msps In the following three tables, data are guaranteed by characterization result, not tested in production. Table 57. ADC1 accuracy with $V_{\rm DDA}$ = 2.5 V to 3.3 V | Symbol | Parameter | Conditions | Тур. | Max <sup>(1)</sup> | Unit | |--------|----------------------------|---------------------------|------|--------------------|------| | | | f <sub>ADC</sub> = 16 MHz | 1 | 1.6 | | | DNL | Differential non linearity | f <sub>ADC</sub> = 8 MHz | 1 | 1.6 | | | | | f <sub>ADC</sub> = 4 MHz | 1 | 1.5 | | | | | f <sub>ADC</sub> = 16 MHz | 1.2 | 2 | | | INL | Integral non linearity | f <sub>ADC</sub> = 8 MHz | 1.2 | 1.8 | LSB | | | | f <sub>ADC</sub> = 4 MHz | 1.2 | 1.7 | | | | Total unadjusted error | f <sub>ADC</sub> = 16 MHz | 2.2 | 3.0 | | | TUE | | f <sub>ADC</sub> = 8 MHz | 1.8 | 2.5 | | | | | f <sub>ADC</sub> = 4 MHz | 1.8 | 2.3 | | | | | f <sub>ADC</sub> = 16 MHz | 1.5 | 2 | | | Offset | Offset error | f <sub>ADC</sub> = 8 MHz | 1 | 1.5 | | | | | f <sub>ADC</sub> = 4 MHz | 0.7 | 1.2 | LSB | | Gain | | f <sub>ADC</sub> = 16 MHz | | | LOD | | | Gain error | f <sub>ADC</sub> = 8 MHz | 1 | 1.5 | | | | | f <sub>ADC</sub> = 4 MHz | | | | <sup>1.</sup> Not tested in production. Table 58. ADC1 accuracy with $V_{DDA}$ = 2.4 V to 3.6 V | - 25/ | | | | | | |------------------|----------------------------|------|--------------------|------|--| | Symbol Parameter | | Тур. | Max <sup>(1)</sup> | Unit | | | DNL | Differential non linearity | 1 | 2 | | | | INL | Integral non linearity | 1.7 | 3 | | | | TUE | Total unadjusted error | 2 | 4 | LSB | | | Offset | Offset Offset error | | 2 | | | | Gain | Gain error | 1.5 | 3 | | | <sup>1.</sup> Not tested in production. | , DDA NEI | | | | | | | |------------------|----------------------------|------|--------------------|------|--|--| | Symbol Parameter | | Тур. | Max <sup>(1)</sup> | Unit | | | | DNL | Differential non linearity | 1 | 2 | | | | | INL | Integral non linearity | 2 | 3 | | | | | TUE | Total unadjusted error | 3 | 5 | LSB | | | | Offset | Offset error | 2 | 3 | | | | | Gain | Gain error | 2 | 3 | | | | Table 59. ADC1 accuracy with V<sub>DDA</sub> = V<sub>REF</sub><sup>+</sup> = 1.8 V to 2.4 V Not tested in production. Figure 36. ADC1 accuracy characteristics - Refer to Table 56 for the values of RAIN and CADC. - $C_{\text{parasitic}}$ represents the capacitance of the PCB (dependent on soldering and PCB layout quality) plus the pad capacitance (roughly 7 pF). A high $C_{\text{parasitic}}$ value will downgrade conversion accuracy. To remedy this, $f_{\text{ADC}}$ should be reduced. 102/123 DocID18474 Rev 8 Figure 38. Maximum dynamic current consumption on V<sub>REF+</sub> supply pin during ADC conversion Table 60. $R_{AIN}$ max for $f_{ADC} = 16 \text{ MHz}^{(1)}$ | | | R <sub>AIN</sub> max (kohm) | | | | | |----------------|------------|----------------------------------|----------------------------------|----------------------------------|----------------------------------|--| | Ts<br>(cycles) | Ts<br>(µs) | Slow channels | | Fast channels | | | | | , | 2.4 V < V <sub>DDA</sub> < 3.6 V | 1.8 V < V <sub>DDA</sub> < 2.4 V | 2.4 V < V <sub>DDA</sub> < 3.3 V | 1.8 V < V <sub>DDA</sub> < 2.4 V | | | 4 | 0.25 | Not allowed | Not allowed | 0.7 | Not allowed | | | 9 | 0.5625 | 0.8 | Not allowed | 2.0 | 1.0 | | | 16 | 1 | 2.0 | 0.8 | 4.0 | 3.0 | | | 24 | 1.5 | 3.0 | 1.8 | 6.0 | 4.5 | | | 48 | 3 | 6.8 | 4.0 | 15.0 | 10.0 | | | 96 | 6 | 15.0 | 10.0 | 30.0 | 20.0 | | | 192 | 12 | 32.0 | 25.0 | 50.0 | 40.0 | | | 384 | 24 | 50.0 | 50.0 | 50.0 | 50.0 | | <sup>1.</sup> Guaranteed by design. ### General PCB design guidelines Power supply decoupling should be performed as shown in *Figure 39* or *Figure 40*, depending on whether $V_{REF+}$ is connected to $V_{DDA}$ or not. Good quality ceramic 10 nF capacitors should be used. They should be placed as close as possible to the chip. Figure 39. Power supply and reference decoupling ( $V_{REF+}$ not connected to $V_{DDA}$ ) 104/123 DocID18474 Rev 8 #### 9.3.15 EMC characteristics Susceptibility tests are performed on a sample basis during product characterization. #### Functional EMS (electromagnetic susceptibility) Based on a simple running application on the product (toggling 2 LEDs through I/O ports), the product is stressed by two electromagnetic events until a failure occurs (indicated by the LEDs). - ESD: Electrostatic discharge (positive and negative) is applied on all pins of the device until a functional disturbance occurs. This test conforms to the ANSI/ESDA/JEDEC JS-001, JESD22-A115 and ANSI/ESD S5.3.1. - FTB: A burst of fast transient voltage (positive and negative) is applied to V<sub>DD</sub> and V<sub>SS</sub> through a 100 pF capacitor, until a functional disturbance occurs. This test conforms with the IEC 61000 standard. A device reset allows normal operations to be resumed. The test results are given in the table below based on the EMS levels and classes defined in application note AN1709. #### Designing hardened software to avoid noise problems EMC characterization and optimization are performed at component level with a typical application environment and simplified MCU software. It should be noted that good EMC performance is highly dependent on the user application and the software in particular. Therefore it is recommended that the user applies EMC software optimization and prequalification tests in relation with the EMC level requested for his application. #### **Prequalification trials:** Most of the common failures (unexpected reset and program counter corruption) can be reproduced by manually forcing a low state on the NRST pin or the Oscillator pins for 1 second. To complete these trials, ESD stress can be applied directly on the device, over the range of specification values. When unexpected behavior is detected, the software can be hardened to prevent unrecoverable errors occurring (see application note AN1015). Table 61. EMS data | Symbol | Parameter | Conditions | | Level/<br>Class | |-------------------|--------------------------------------------------------------------------------|------------------------------------------------------------------------------|-----------|-----------------| | V <sub>FESD</sub> | Voltage limits to be applied on any I/O pin to induce a functional disturbance | $V_{DD}$ = 3.3 V, $T_A$ = +25 °C, $f_{CPU}$ = 16 MHz, conforms to IEC 61000 | | 3B | | V | Fast transient voltage burst limits to be applied through 100 pF on | V <sub>DD</sub> = 3.3 V, T <sub>A</sub> = +25 °C, f <sub>CPU</sub> = 16 MHz, | Using HSI | 4A | | V <sub>EFTB</sub> | V <sub>DD</sub> and V <sub>SS</sub> pins to induce a functional disturbance | conforms to IEC 61000 | Using HSE | 2B | #### **Electromagnetic interference (EMI)** Based on a simple application running on the product (toggling two LEDs through the I/O ports), the product is monitored in terms of emission. This emission test is in line with the norm IEC61967-2 which specifies the board and the loading of each pin. | 140.0 41. 1 44.44 | | | | | | | | |-------------------|----------------------------------|-------------------------------------------------------------------------------|-------------------|---------|------|--|--| | Symbol | Barameter | Parameter Conditions | Monitored | Max vs. | Unit | | | | | Parameter | | frequency band | 16 MHz | Unit | | | | | Peak level T <sub>A</sub> LQ cor | $V_{DD}$ = 3.6 V,<br>$T_A$ = +25 °C,<br>LQFP32<br>conforming to<br>IEC61967-2 | 0.1 MHz to 30 MHz | -3 | | | | | Q | | | 30 MHz to 130 MHz | 9 | dΒμV | | | | S <sub>EMI</sub> | | | 130 MHz to 1 GHz | 4 | | | | | | | | EMI Level | 2 | - | | | Table 62. EMI data (1) #### Absolute maximum ratings (electrical sensitivity) Based on two different tests (ESD and LU) using specific measurement methods, the product is stressed in order to determine its performance in terms of electrical sensitivity. For more details, refer to the application note AN1181. #### Electrostatic discharge (ESD) Electrostatic discharges (a positive then a negative pulse separated by 1 second) are applied to the pins of each sample according to each pin combination. The sample size depends on the number of supply pins in the device (3 parts\*(n+1) supply pin). Two models can be simulated: human body model and charge device model. This test conforms to the ANSI/ESDA/JEDEC JS-001, JESD22-A115 and ANSI/ESD S5.3.1. | Symbol | Ratings | Conditions | Class | Maximum<br>value <sup>(1)</sup> | Unit | | | | |-----------------------|-------------------------------------------------------|----------------------------------------------------------------------|-------|---------------------------------|------|--|--|--| | V <sub>ESD(HBM)</sub> | Electrostatic discharge voltage (human body model) | T <sub>A</sub> = +25 °C, conforming<br>to ANSI/ESDA/<br>JEDEC JS-001 | 2 | 2000 | | | | | | V <sub>ESD(CDM)</sub> | Electrostatic discharge voltage (charge device model) | T <sub>A</sub> = +25 °C, conforming<br>to ANSI/ESD S5.3.1 | C4B | 500 | ٧ | | | | | V <sub>ESD(MM)</sub> | Electrostatic discharge voltage (Machine model) | T <sub>A</sub> = +25 °C, conforming<br>to JESD22-A115 | M2 | 200 | | | | | Table 63. ESD absolute maximum ratings <sup>1.</sup> Not tested in production. <sup>1.</sup> Guaranteed by characterization results. #### Static latch-up • **LU**: three complementary static tests are required on 6 parts to assess the latch-up performance. A supply overvoltage (applied to each power supply pin) and a current injection (applied to each input, output and configurable I/O pin) are performed on each sample. This test conforms to the EIA/JESD 78 IC latch-up standard. For more details, refer to the application note AN1181. Table 64. Electrical sensitivities | Symbol | Parameter | Conditions | Class <sup>(1)</sup> | |--------|-----------------------|-------------------------|----------------------| | LU | Static latch-up class | T <sub>A</sub> = 125 °C | Α | Class description: A Class is an STMicroelectronics internal specification. All its limits are higher than the JEDEC specifications, that means when a device belongs to class A it exceeds the JEDEC standard. B class strictly covers all the JEDEC criteria (international standard). # 10 Package information ### 10.1 ECOPACK In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK® packages, depending on their level of environmental compliance. ECOPACK® specifications, grade definitions and product status are available at: <a href="https://www.st.com">www.st.com</a>. ECOPACK® is an ST trademark. ## 10.2 LQFP48 package information 1. Drawing is not to scale. Table 65. LQFP48 - 48-pin, 7 x 7 mm low-profile quad flat package mechanical data | Comple of | millimeters | | | inches <sup>(1)</sup> | | | |-----------|-------------|-------|-------|-----------------------|--------|--------| | Symbol | Min | Тур | Max | Min | Тур | Max | | Α | - | - | 1.600 | - | - | 0.0630 | | A1 | 0.050 | - | 0.150 | 0.0020 | - | 0.0059 | | A2 | 1.350 | 1.400 | 1.450 | 0.0531 | 0.0551 | 0.0571 | | b | 0.170 | 0.220 | 0.270 | 0.0067 | 0.0087 | 0.0106 | | С | 0.090 | - | 0.200 | 0.0035 | - | 0.0079 | | D | 8.800 | 9.000 | 9.200 | 0.3465 | 0.3543 | 0.3622 | | D1 | 6.800 | 7.000 | 7.200 | 0.2677 | 0.2756 | 0.2835 | | D3 | - | 5.500 | - | - | 0.2165 | - | | E | 8.800 | 9.000 | 9.200 | 0.3465 | 0.3543 | 0.3622 | | E1 | 6.800 | 7.000 | 7.200 | 0.2677 | 0.2756 | 0.2835 | | E3 | - | 5.500 | - | - | 0.2165 | - | | е | - | 0.500 | - | - | 0.0197 | - | | L | 0.450 | 0.600 | 0.750 | 0.0177 | 0.0236 | 0.0295 | | L1 | - | 1.000 | - | - | 0.0394 | - | | k | 0° | 3.5° | 7° | 0° | 3.5° | 7° | | ccc | - | - | 0.080 | - | - | 0.0031 | <sup>1.</sup> Values in inches are converted from mm and rounded to 4 decimal digits. Figure 42. LQFP48 - 48-pin, 7 x 7 mm low-profile quad flat recommended footprint 1. Dimensions are expressed in millimeters. #### **Device marking** The following figure gives an example of topside marking orientation versus pin 1 identifier location. Other optional marking or inset/upset marks, which identify the parts throughout supply chain operations, are not indicated below. Figure 43. LQFP48 marking example (package top view) <sup>1.</sup> Parts marked as "ES" or "E" are not yet qualified and therefore not approved for use in production. ST is not responsible for any consequences resulting from such use. In no event will ST be liable for the customer using any of these engineering samples in production. ST's Quality department must be contacted prior to any decision to use these engineering samples to run a qualification activity. ## 10.3 LQFP32 package information SEATING PLANE С 0.25 mm GAUGE PLANE С CCC D F D1 D3 16 $\blacksquare$ ⊞ --₩ Ш -------<del>\_\_\_\_\_</del>9 PIN 1 **IDENTIFICATION** 5V\_ME\_V2 Figure 44. LQFP32 - 32-pin, 7 x 7 mm low-profile quad flat package outline 1. Drawing is not to scale. Table 66. LQFP32 - 32-pin, 7 x 7 mm low-profile quad flat package mechanical data | Symbol | millimeters | | | inches <sup>(1)</sup> | | | |--------|-------------|-------|-------|-----------------------|--------|--------| | Symbol | Min | Тур | Max | Min | Тур | Max | | А | - | - | 1.600 | - | - | 0.0630 | | A1 | 0.050 | - | 0.150 | 0.0020 | - | 0.0059 | | A2 | 1.350 | 1.400 | 1.450 | 0.0531 | 0.0551 | 0.0571 | | b | 0.300 | 0.370 | 0.450 | 0.0118 | 0.0146 | 0.0177 | | С | 0.090 | - | 0.200 | 0.0035 | - | 0.0079 | | D | 8.800 | 9.000 | 9.200 | 0.3465 | 0.3543 | 0.3622 | | D1 | 6.800 | 7.000 | 7.200 | 0.2677 | 0.2756 | 0.2835 | | D3 | - | 5.600 | - | - | 0.2205 | - | | Е | 8.800 | 9.000 | 9.200 | 0.3465 | 0.3543 | 0.3622 | | E1 | 6.800 | 7.000 | 7.200 | 0.2677 | 0.2756 | 0.2835 | | E3 | - | 5.600 | - | - | 0.2205 | - | | е | - | 0.800 | - | - | 0.0315 | - | | L | 0.450 | 0.600 | 0.750 | 0.0177 | 0.0236 | 0.0295 | | L1 | - | 1.000 | - | - | 0.0394 | - | | k | 0° | 3.5° | 7° | 0° | 3.5° | 7° | | ccc | - | - | 0.100 | - | - | 0.0039 | <sup>1.</sup> Values in inches are converted from mm and rounded to 4 decimal digits. Figure 45. LQFP32 - 32-pin, 7 x 7 mm low-profile quad flat recommended footprint 1. Dimensions are expressed in millimeters. ## **Device marking** The following figure gives an example of topside marking orientation versus pin 1 identifier location. Other optional marking or inset/upset marks, which identify the parts throughout supply chain operations, are not indicated below. Figure 46. LQFP32 marking example (package top view) <sup>1.</sup> Parts marked as "ES" or "E" are not yet qualified and therefore not approved for use in production. ST is not responsible for any consequences resulting from such use. In no event will ST be liable for the customer using any of these engineering samples in production. ST's Quality department must be contacted prior to any decision to use these engineering samples to run a qualification activity. ## 10.4 VFQFPN32 package information Figure 47. VFQFPN32 - 32-pin, 5x5 mm, 0.5 mm pitch very thin profile fine pitch quad flat package outline - 1. Drawing is not to scale. - There is an exposed die pad on the underside of the VQFPN package. It is recommended to connect and solder this backside pad to the PCB ground. Table 67. VFQFPN32 - 32-pin, 5x5 mm, 0.5 mm pitch very thin profile fine pitch quad flat package mechanical data | Symbol | millimeters | | | inches <sup>(1)</sup> | | | |--------|-------------|-------|-------|-----------------------|--------|--------| | Symbol | Min | Тур | Max | Min | Тур | Max | | Α | 0.800 | 0.900 | 1.000 | 0.0315 | 0.0354 | 0.0394 | | A1 | 0.000 | 0.020 | 0.050 | 0.0000 | 0.0008 | 0.0020 | | A3 | - | 0.200 | - | - | 0.0079 | - | | b | 0.180 | 0.250 | 0.300 | 0.0071 | 0.0098 | 0.0118 | | D | 4.850 | 5.000 | 5.150 | 0.1909 | 0.1969 | 0.2028 | | D2 | 3.500 | 3.600 | 3.700 | 0.1378 | 0.1417 | 0.1457 | | Е | 4.850 | 5.000 | 5.150 | 0.1909 | 0.1969 | 0.2028 | | E2 | 3.500 | 3.600 | 3.700 | 0.1378 | 0.1417 | 0.1457 | | е | - | 0.500 | - | - | 0.0197 | - | | L | 0.300 | 0.400 | 0.500 | 0.0118 | 0.0157 | 0.0197 | | ddd | - | - | 0.050 | - | - | 0.0020 | <sup>1.</sup> Values in inches are converted from mm and rounded to 4 decimal digits. Figure 48. VFQFPN32 - 32-pin, 5x5 mm, 0.5 mm pitch very thin profile fine pitch quad flat package recommended footprint 1. Dimensions are expressed in millimeters. 577 ## **Device marking** The following figure gives an example of topside marking orientation versus pin 1 identifier location. Other optional marking or inset/upset marks, which identify the parts throughout supply chain operations, are not indicated below. Figure 49. VFQFPN32 marking example (package top view) Parts marked as "ES" or "E" are not yet qualified and therefore not approved for use in production. ST is not responsible for any consequences resulting from such use. In no event will ST be liable for the customer using any of these engineering samples in production. ST's Quality department must be contacted prior to any decision to use these engineering samples to run a qualification activity. ## 10.5 Thermal characteristics The maximum chip junction temperature $(T_{Jmax})$ must never exceed the values given in *Table 19: General operating conditions*. The maximum chip-junction temperature, T<sub>Jmax</sub>, in degree Celsius, may be calculated using the following equation: $$T_{Jmax} = T_{Amax} + (P_{Dmax} \times \Theta_{JA})$$ #### Where: - T<sub>Amax</sub> is the maximum ambient temperature in °C - Θ<sub>IA</sub> is the package junction-to-ambient thermal resistance in °C/W - $P_{Dmax}$ is the sum of $P_{INTmax}$ and $P_{I/Omax}$ ( $P_{Dmax} = P_{INTmax} + P_{I/Omax}$ ) - P<sub>INTmax</sub> is the product of I<sub>DD</sub> and V<sub>DD</sub>, expressed in Watts. This is the maximum chip internal power. - P<sub>I/Omax</sub> represents the maximum power dissipation on output pins Where: $$P_{I/Omax} = \Sigma(V_{OL}*I_{OL}) + \Sigma((V_{DD}-V_{OH})*I_{OH}),$$ taking into account the actual $V_{OL}/I_{OL}$ and $V_{OH}/I_{OH}$ of the I/Os at low and high level in the application. Table 68. Thermal characteristics<sup>(1)</sup> | Symbol | Parameter | Value | Unit | |-------------------|----------------------------------------------------------|-------|------| | | Thermal resistance junction-ambient LQFP48- 7 x 7 mm | 65 | | | $\Theta_{\sf JA}$ | Thermal resistance junction-ambient LQFP32 - 7 x 7 mm 59 | | °C/W | | | Thermal resistance junction-ambient VFQFPN32 - 5 x 5 mm | 62 | | <sup>1.</sup> Thermal resistances are based on JEDEC JESD51-2 with 4-layer PCB in a natural convection # 11 Device ordering information Figure 50. Medium-density STM8AL313x/4x/6x and STM8AL3L4x/6x ordering information scheme For a list of available options (e.g. memory size, package) and order-able part numbers or for further information on any aspect of this device, please contact the nearest ST sales office. # 12 Revision history Table 69. Document revision history | Date | Revision | Changes | |-------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 04-Jan-2012 | 1 | Initial release | | 20-Dec-2012 | 2 | Added consumption values when run from Flash or from RAM. Added 8k Flash devices STM8AL3138 and STM8AL3136 to Table 1: Device summary, Table 2: Medium-density STM8AL313x/4x/6x and STM8AL3L4x/6x low-power device features and peripheral counts. and Figure 50: Medium-density STM8AL313x/4x/6x and STM8AL3L4x/6x ordering information scheme. Added footnotes stating that power consumption has not been tested to Table 21 and Table 22 for HSE, and to Table 23 and Table 24 for LSE. Updated max LSI amperage values in Table 23 and Table 24. Replaced Table 38: Flash program memory and Table 39: Data memory. Added a production test footnote to Table 50: TS characteristics. Updated voltage values in Table 50: TS characteristics, and current values in Table 51: Comparator 1 characteristics and Table 52: Comparator 2 characteristics. Removed Figure 13: Typ. IpD(LPR) vs. VDD (LSI clock source) and Figure 14: Typ. IpD(LPW) vs. VDD (LSI clock source). | | 03-Jun-2013 | 3 | Updated 'Qualification conforms' bullet on cover page. Updated 'TS_Factory_CONV' in Figure 9: Memory map Removed 'rev G' in Table 18: Operating lifetime (OLF) Ratings Replaced 0.40 by 0.38 in Table 22: Total current consumption in Wait mode 'code executed from Flash' fcpu = 125 kHz Updated footnote <sup>(3)</sup> in Table 23: Total current consumption and timing in low-power run mode at VDD = 1.65 V to 3.6 V, Table 24: Total current consumption in low-power wait mode at VDD = 1.65 V to 3.6 V and Table 27: Total current consumption and timing in Halt mode at VDD = 1.65 to 3.6 V Updated footnote <sup>(2)</sup> in Table 26: Typical current consumption in Active-halt mode, RTC clocked by LSE external crystal Updated max ILEAK_HSE in Table 30: HSE external clock characteristics and Table 31: LSE external clock characteristics Updated ACC <sub>HSI</sub> in Table 34: HSI oscillator characteristics Updated tprog max Table 38: Flash program memory Updated STAB <sub>VREFINT</sub> in Table 49: Reference voltage characteristics Updated 'TS_Factory_CONV' in Table 50: TS characteristics footnote. Updated 'tconv' and 'title' in Table 56: ADC1 characteristics Updated title in Table 57: ADC1 accuracy with VDDA = 2.5 V to 3.3 V Updated Table 64: Electrical sensitivities | | 14-Jun-2013 | 4 | Updated max LSI measures in Table 23: Total current consumption and timing in low-power run mode at VDD = 1.65 V to 3.6 V and Table 24: Total current consumption in low-power wait mode at VDD = 1.65 V to 3.6 V | Table 69. Document revision history (continued) | Table 03. Document revision mistory (continued) | | | | | |-------------------------------------------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Date | Revision | Changes | | | | 03-Mar-2014 | 5 | Changed the document status to Datasheet - Production data to reflect the device maturity. Corrected the data memory size in the Features. Updated the package assignment in Table 2: Medium-density STM8AL313x/4x/6x and STM8AL3L4x/6x low-power device features and peripheral counts | | | | 13-May-2015 | 6 | Updated: - the product names in the document headers and on the cover page, - Section 1: Introduction, - the captions of Figure 3: STM8AL31x8T 48-pin pinout (without LCD), Figure 4: STM8AL3Lx8T 48-pin pinout (with LCD), Figure 5: STM8AL31x6T 32-pin pinout (without LCD), Figure 6: STM8AL3Lx6T 32-pin pinout (with LCD), - Table 6: Flash and RAM boundary addresses, - ILEAK_HSE maximum value in Table 32: HSE oscillator characteristics, ILEAK_LSE maximum value in Table 33: LSE oscillator characteristics, - Table 54, Table 57, Table 58, Table 59 with a footnote for Max values not tested in production, - Section 9.3.15: EMC characteristics, - Section 10.2: LQFP48 package information, - Figure 50: Medium-density STM8AL313x/4x/6x and STM8AL3L4x/6x ordering information scheme. Added: - Figure 43: LQFP48 marking example (package top view), - Figure 46: LQFP32 marking example (package top view). Moved Section 10.5: Thermal characteristics to Section 10: Package information. | | | Table 69. Document revision history (continued) | Date | Revision | Changes | | | |-------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 18-Oct-2016 | 7 | Added: - Section 10.4: VFQFPN32 package information - Figure 7: STM8AL31x6U 32-pin pinout (without LCD) - Figure 8: STM8AL3Lx6U 32-pin pinout (with LCD) Updated: - Section 9.2: Absolute maximum ratings - Section : Device marking on page 110, Section : Device marking on page 113 and Section : Device marking on page 117 - Table 2: Medium-density STM8AL313x/4x/6x and STM8AL3L4x/6x low-power device features and peripheral counts - Table 5: Medium-density STM8AL313x/4x/6x and STM8AL3L4x/6x pin description - Table 19: General operating conditions - Table 68: Thermal characteristics - Figure 33: SPI1 timing diagram - slave mode and CPHA=1(1) - Figure 34: SPI1 timing diagram - master mode(1) - Figure 50: Medium-density STM8AL313x/4x/6x and STM8AL3L4x/6x ordering information scheme - Footnotes on Figure 43: LQFP48 marking example (package top view) and Figure 46: LQFP32 marking example (package top view) | | | | 28-Mar-2017 | 8 | Updated: — Table 67: VFQFPN32 - 32-pin, 5x5 mm, 0.5 mm pitch very thin profile fine pitch quad flat package mechanical data — Figure 48: VFQFPN32 - 32-pin, 5x5 mm, 0.5 mm pitch very thin profile fine pitch quad flat package recommended footprint | | | #### **IMPORTANT NOTICE - PLEASE READ CAREFULLY** STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement. Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products. No license, express or implied, to any intellectual property right is granted by ST herein. Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product. ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners. Information in this document supersedes and replaces information previously supplied in any prior versions of this document. © 2017 STMicroelectronics - All rights reserved